EEWORLDEEWORLDEEWORLD

Part Number

Search

LC4256V-75F256AI

Description
Cpld - complex programmable logic device programmable super fast HI density pld
Categorysemiconductor    Other integrated circuit (IC)   
File Size362KB,94 Pages
ManufacturerAll Sensors
Download Datasheet Parametric View All

LC4256V-75F256AI Online Shopping

Suppliers Part Number Price MOQ In stock  
LC4256V-75F256AI - - View Buy Now

LC4256V-75F256AI Overview

Cpld - complex programmable logic device programmable super fast HI density pld

LC4256V-75F256AI Parametric

Parameter NameAttribute value
MakerAll Sensors
Product CategoryCPLD - Complex Programmable Logic Device
RoHSno
storage typeEEPROM
Large battery quantity256
Number of product terms per macro instruction80
Maximum operating frequency322 MHz
delay3 nS
Number of programmable input/output terminals48
Working power voltage3.3 V
Supply current12.5 mA (Typ)
Maximum operating temperature105 C
Minimum operating temperature- 40 C
Package/boxfpBGA-256
Installation styleSMD/SMT
EncapsulationTube
Supply voltage (maximum)3.6 V
Supply voltage (minimum)3 V
ispMACH 4000V/B/C/Z Family
February 2006
TM
Coolest Power
C
TM
3.3V/2.5V/1.8V In-System Programmable
SuperFAST
TM
High Density PLDs
Data Sheet
Features
High Performance
Broad Device Offering
• Multiple temperature range support
– Commercial: 0 to 90°C junction (T
j
)
– Industrial: -40 to 105°C junction (T
j
)
– Automotive: -40 to 130°C junction (T
j
)
• f
MAX
= 400MHz maximum operating frequency
• t
PD
= 2.5ns propagation delay
• Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Easy System Integration
• Superior solution for power sensitive consumer
applications
• Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O
• Operation with 3.3V (4000V), 2.5V (4000B) or
1.8V (4000C/Z) supplies
• 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI
interfaces
• Hot-socketing
• Open-drain capability
• Input pull-up, pull-down or bus-keeper
• Programmable output slew rate
• 3.3V PCI compatible
• IEEE 1149.1 boundary scan testable
• 3.3V/2.5V/1.8V In-System Programmable
(ISP™) using IEEE 1532 compliant interface
• I/O pins with fast setup path
• Lead-free package options
Ease of Design
• Enhanced macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Fast path, SpeedLocking
TM
Path, and wide-PT
path
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Zero Power (ispMACH 4000Z) and Low
Power (ispMACH 4000V/B/C)
Typical static current 10µA (4032Z)
Typical static current 1.3mA (4000C)
1.8V core low dynamic power
ispMACH 4000Z operational down to 1.6V V
CC
Table 1. ispMACH 4000V/B/C Family Selection Guide
ispMACH
4032V/B/C
Macrocells
I/O + Dedicated
Inputs
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Pins/Package
32
30+2/32+4
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
ispMACH
4064V/B/C
64
30+2/32+4/
64+10
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
100 TQFP
ispMACH
4128V/B/C
128
64+10/92+4/
96+4
2.7
1.8
2.7
333
3.3/2.5/1.8V
ispMACH
4256V/B/C
256
64+10/96+14/
128+4/160+4
3.0
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4384V/B/C
384
128+4/192+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4512V/B/C
512
128+4/208+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
100 TQFP
128 TQFP
144 TQFP
1
100 TQFP
144 TQFP
1
176 TQFP
256 fpBGA
2
176 TQFP
256 fpBGA
176 TQFP
256 fpBGA
1. 3.3V (4000V) only.
2. 128-I/O and 160-I/O configurations.
© 2006 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
ispm4k_22z.2
Hiring embedded software engineer
Headhunting position [Shanghai] Job responsibilities: 1. Participate in project demand analysis, design and development; 2. Participate in technical solution discussions and technical research; 3. Com...
ff318421749 Recruitment
Why does the CPU need a timer? What is the relationship with the instruction cycle?
Why does the CPU need a timer? What is the relationship with the instruction cycle?...
radl Embedded System
How to virtualize a USB port into a network port? Could you please give me some ideas? Thanks!
How to virtualize a USB port into a network port? Could you please give me some ideas? Thanks!...
zhpuffin Embedded System
Can anyone help me analyze this circuit?
Can anyone help me analyze these two circuits? The only difference between them is that the capacitors C5 and C10 at the bottom are connected to +5V and -5V respectively. Add 50Hz, 10V sine signals to...
hting104 Analog electronics
China Mobile is the most profitable telecom company in Asia and will implement blue ocean strategy
In the eyes of the State-owned Assets Supervision and Administration Commission, China Mobile has become the national team of China's telecommunications industry; as the largest telecommunications com...
JasonYoo RF/Wirelessly
The arm board can ping6 through the PC, but the PC cannot ping6 through the arm board
Linux is installed on both arm and pc, and the ipv6 module has been loaded. After arm and pc are turned on, if the pc pings arm first, it fails; arm pings pc, it succeeds; arm pings pc, and then the p...
vv0147 ARM Technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2372  97  163  551  2551  48  2  4  12  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号