EEWORLDEEWORLDEEWORLD

Part Number

Search

74ALVCH16374T_Q

Description
Trigger 16-bit D-type flip-F
Categorysemiconductor    Other integrated circuit (IC)   
File Size96KB,7 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Download Datasheet Parametric Compare View All

74ALVCH16374T_Q Overview

Trigger 16-bit D-type flip-F

74ALVCH16374T_Q Parametric

Parameter NameAttribute value
MakerFairchild
RoHSno
Number of circuitsHex
logic series74AL
logical typeD-Type Flip-Flops
polarityNon-Inverting
input typeSingle-Ended
Output type3-State
propagation delay time4.9 ns @ 2.7 V
High level output current- 24 mA
Low level output current24 mA
Supply voltage (maximum)3.6 V
Maximum operating temperature85 C
Installation styleSMD/SMT
Package/boxTSSOP-48
EncapsulationTube
Minimum operating temperature- 40 C
Supply voltage (minimum)1.65 V
74ALVCH16374 Low Voltage 16-Bit D-Type Flip-Flop with Bushold
September 2001
Revised February 2002
74ALVCH16374
Low Voltage 16-Bit D-Type Flip-Flop with Bushold
General Description
The ALVCH16374 contains sixteen non-inverting D-type
flip-flops with 3-STATE outputs and is intended for bus ori-
ented applications. The device is byte controlled. A buff-
ered clock (CP) and output enable (OE) are common to
each byte and can be shorted together for full 16-bit opera-
tion.
The ALVCH16374 data inputs include active bushold cir-
cuitry, eliminating the need for external pull-up resistors to
hold unused or floating data inputs at a valid logic level.
The 74ALVCH16374 is designed for low voltage (1.65V to
3.6V) V
CC
applications with output compatibility up to 3.6V.
The 74ALVCH16374 is fabricated with an advanced CMOS
technology to achieve high speed operation while maintain-
ing low CMOS power dissipation.
Features
s
1.65V to 3.6V V
CC
supply operation
s
3.6V tolerant control inputs and outputs
s
Bushold on data inputs eliminates the need for external
pull-up/pull-down resistors
s
t
PD
4.2 ns max for 3.0V to 3.6V V
CC
5.3 ns max for 2.3V to 2.7V V
CC
7.8 ns max for 1.65V to 1.95V V
CC
s
Uses patented noise/EMI reduction circuitry
s
Latch-up conforms to JEDEC JED78
s
ESD performance:
Human body model
>
2000V
Machine model
>
200V
Ordering Code:
Order Number
74ALVCH16374T
(Note 1)
Package
Number
MTD48
Package Descriptions
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Note 1:
Devices also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Logic Symbol
© 2002 Fairchild Semiconductor Corporation
DS500627
www.fairchildsemi.com

74ALVCH16374T_Q Related Products

74ALVCH16374T_Q
Description Trigger 16-bit D-type flip-F
Maker Fairchild
RoHS no
Number of circuits Hex
logic series 74AL
logical type D-Type Flip-Flops
polarity Non-Inverting
input type Single-Ended
Output type 3-State
propagation delay time 4.9 ns @ 2.7 V
High level output current - 24 mA
Low level output current 24 mA
Supply voltage (maximum) 3.6 V
Maximum operating temperature 85 C
Installation style SMD/SMT
Package/box TSSOP-48
Encapsulation Tube
Minimum operating temperature - 40 C
Supply voltage (minimum) 1.65 V

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1349  150  2666  351  1714  28  4  54  8  35 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号