EEWORLDEEWORLDEEWORLD

Part Number

Search

A42MX16-2VQ100I

Description
fpga - field programmable gate array 24k system gates
CategoryProgrammable logic devices    Programmable logic   
File Size3MB,124 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet Parametric View All

A42MX16-2VQ100I Online Shopping

Suppliers Part Number Price MOQ In stock  
A42MX16-2VQ100I - - View Buy Now

A42MX16-2VQ100I Overview

fpga - field programmable gate array 24k system gates

A42MX16-2VQ100I Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerActel
package instruction1 MM HEIGHT, PLASTIC, VQFP-100
Reach Compliance Codecompli
Other featuresALSO OPERATE AT 5.0V SUPPLY
maximum clock frequency117 MHz
Combined latency of CLB-Max2.1 ns
JESD-30 codeS-PQFP-G100
JESD-609 codee0
length14 mm
Humidity sensitivity level3
Configurable number of logic blocks608
Equivalent number of gates24000
Number of entries140
Number of logical units1232
Output times140
Number of terminals100
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize608 CLBS, 24000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeTFQFP
Encapsulate equivalent codeTQFP100,.63SQ
Package shapeSQUARE
Package formFLATPACK, THIN PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)225
power supply3.3,3.3/5,5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width14 mm
v6.1
40MX and 42MX FPGA Families
Features
High Capacity
Single-Chip ASIC Alternative
3,000 to 54,000 System Gates
Up to 2.5 kbits Configurable Dual-Port SRAM
Fast Wide-Decode Circuitry
Up to 202 User-Programmable I/O Pins
HiRel Features
Commercial, Industrial, Automotive, and Military
Temperature Plastic Packages
Commercial, Military Temperature, and MIL-STD-883
Ceramic Packages
QML Certification
Ceramic Devices Available to DSCC SMD
Ease of Integration
Mixed-Voltage Operation (5.0V or 3.3V for core and
I/Os), with PCI-Compliant I/Os
Up to 100% Resource Utilization and 100% Pin
Locking
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Low Power Consumption
IEEE Standard 1149.1 (JTAG) Boundary Scan Testing
High Performance
5.6 ns Clock-to-Out
250 MHz Performance
5 ns Dual-Port SRAM Access
100 MHz FIFOs
7.5 ns 35-Bit Address Decode
Product Profile
Device
Capacity
System Gates
SRAM Bits
Logic Modules
Sequential
Combinatorial
Decode
Clock-to-Out
SRAM Modules
(64x4 or 32x8)
Dedicated Flip-Flops
Maximum Flip-Flops
Clocks
User I/O (maximum)
PCI
Boundary Scan Test (BST)
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
CQFP
PBGA
A40MX02
3,000
295
9.5 ns
147
1
57
44, 68
100
80
A40MX04
6,000
547
9.5 ns
273
1
69
44, 68, 84
100
80
A42MX09
14,000
348
336
5.6 ns
348
516
2
104
84
100, 160
100
176
A42MX16
24,000
624
608
6.1 ns
624
928
2
140
84
100, 160, 208
100
176
A42MX24
36,000
954
912
24
6.1 ns
954
1,410
2
176
Yes
Yes
84
160, 208
176
A42MX36
54,000
2,560
1,230
1,184
24
6.3 ns
10
1,230
1,822
6
202
Yes
Yes
208, 240
208, 256
272
April 2009
© 2009 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
API file is required for flashing
The API file is required for programming. This file needs to be set in the flash program setting. Generally, you can see it by clicking browse....
安_然 DSP and ARM Processors
Problems with updating files under Windows on a WinCE 5.0 physical machine.
Hello everyone, I need to call DS in wince5, but the physical machine does not seem to have ds packaged in when it was customized. How can I add the ds component? PS: I only have a physical machine, a...
huangnian Embedded System
【Altera SoC Experience Tour】High-speed Data Acquisition and Data Transmission (2)
[i=s]This post was last edited by chenzhufly on 2015-4-23 00:20[/i] [align=center][size=3][b]【Altera SoC Experience Tour】High-speed Data Acquisition Data Transmission (2)[/b][/size][/align][align=cent...
chenzhufly FPGA/CPLD
What causes LED junction temperature? What are the ways to reduce LED junction temperature?
[hide]1. What is the junction temperature of LED?   The basic structure of LED is a semiconductor P-N junction. Experiments show that when current flows through the LED element, the temperature of the...
探路者 LED Zone
GSM Communication Program
GSM communication program...
cardin6 RF/Wirelessly
Single-Axis Inclination Sensor SCA830-D07 Data Sheet
Single-axis inclinometer SCA830-D07 data sheet...
sensorexpert Integrated technical exchanges

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1032  1890  1475  210  2788  21  39  30  5  57 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号