EEWORLDEEWORLDEEWORLD

Part Number

Search

A42MX16-2PQG208

Description
fpga - field programmable gate array 24k system gates
CategoryProgrammable logic devices    Programmable logic   
File Size552KB,78 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Environmental Compliance
Download Datasheet Parametric View All

A42MX16-2PQG208 Online Shopping

Suppliers Part Number Price MOQ In stock  
A42MX16-2PQG208 - - View Buy Now

A42MX16-2PQG208 Overview

fpga - field programmable gate array 24k system gates

A42MX16-2PQG208 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerActel
package instructionPLASTIC, QFP-208
Reach Compliance Codecompliant
Other featuresCAN ALSO BE OPERATED AT 5.0V SUPPLY
maximum clock frequency117 MHz
Combined latency of CLB-Max2.1 ns
JESD-30 codeS-PQFP-G208
JESD-609 codee3
length28 mm
Humidity sensitivity level3
Configurable number of logic blocks608
Equivalent number of gates24000
Number of entries140
Number of logical units1232
Output times140
Number of terminals208
Maximum operating temperature70 °C
Minimum operating temperature
organize608 CLBS, 24000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeFQFP
Encapsulate equivalent codeQFP208,1.2SQ,20
Package shapeSQUARE
Package formFLATPACK
Peak Reflow Temperature (Celsius)245
power supply3.3,3.3/5,5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height4.1 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width28 mm
v3.1
40MX and 42MX Automotive FPGA Families
Features
High Capacity
Single-Chip ASIC Alternative for Automotive
Applications
3,000 to 54,000 System Gates
Up to 2.5 kbits Configurable Dual-Port SRAM
Fast Wide-Decode Circuitry
Up to 202 User-Programmable I/O Pins
Ease of Integration
Up to 100% Resource Utilization and 100% Pin
Locking
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Low Power Consumption
IEEE Standard 1149.1 (JTAG) Boundary Scan Testing
Product Profile
Device
Capacity
System Gates
SRAM Bits
Logic Modules
Sequential
Combinatorial
Decode
SRAM Modules
(64x4 or 32x8)
Dedicated Flip-Flops
Maximum Flip-Flops
Clocks
Maximum User I/Os
Boundary Scan Test (BST)
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
A40MX02
3,000
295
147
1
57
68
100
80
A40MX04
6,000
547
273
1
69
84
100
80
A42MX09
14,000
348
336
348
516
2
104
84
100, 160
100
176
A42MX16
24,000
624
608
624
928
2
140
208
100
176
A42MX24
36,000
954
912
24
954
1,410
2
176
Yes
160, 208
176
A42MX36
54,000
2,560
1,230
1,184
24
10
1,230
1,822
6
202
Yes
208, 240
Note:
While the automotive-grade MX devices are offered in standard speed grade only, the MX family is also offered in commercial,
industrial and military temperature grades with -F, Std, -1, -2 and -3 speed grades. Refer to the
40MX and 42MX Family FPGAs
datasheet for more details.
May 2006
© 2006 Actel Corporation
i
See the Actel website (www.actel.com) for the latest version of this datasheet.
An output pin always has no data?
always @ (posedge clk_50m or negedge rst_n)if (!rst_n) begincnt_f = 5'b0_0000;f1_r1 = 1'b0;f2_r1 = 1'b1;cnt_readout = 0;endelse if (cnt_shift_int || cnt_high_int) beginf1_r1 = 1'b1;f2_r1 = 1'b0;cnt_f ...
eeleader FPGA/CPLD
[RTT & Renesas High-Performance CPK-RA6M4] After adding a serial port to the automatically created project, the file board.h cannot be found
After RT-Thread automatically creates a project based on the development board, it compiles directly without errors. Uart0 is enabled in RTT Settings, g_uart0 is added in the graphical interface of FS...
kit7828 Renesas Electronics MCUs
Help: ARM label problem
$IF (EXTERNAL_MODE) CODE_BASE EQU 0x80000000 $ELSE CODE_BASE EQU 0x00000000 $ENDIF AREA STARTUPCODE, CODE, AT CODE_BASE // READONLY, ALIGN=4 PUBLIC __startup EXTERN CODE32 (?C?INIT) ;EXTERN CODE32 (ma...
img2007 ARM Technology
Digital and analog ground bridge
In many previous PCB designs, digital ground and analog ground are distinguished to reduce interference. Magnetic beads or 0R resistors are generally used to bridge the two. Recently, I saw a product ...
nllwlw PCB Design
Sinusoidal Control of PMSM Motors Using dsPIC30F DSC
This article describes a method for driving a sensored permanent magnet synchronous motor (PMSM) whose sinusoidal current is controlled by a digital signal controller dsPIC30F....
lorant Microchip MCU
How to install ssh service locally?
Now I need to install the ssh service under Ubuntu. I checked some information and they all introduced how to install it under the Internet.1. How to install locally? Without Internet access.2. In CCS...
agoodog DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1634  1037  918  627  1048  33  21  19  13  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号