EEWORLDEEWORLDEEWORLD

Part Number

Search

ISPLSI1048E50LQN

Description
In-system programmable high density pld
File Size276KB,17 Pages
ManufacturerAll Sensors
Download Datasheet View All

ISPLSI1048E50LQN Overview

In-system programmable high density pld

Lead-
Free
Package
Options
Available!
ispLSI 1048E
®
In-System Programmable High Density PLD
Functional Block Diagram
Output Routing Pool
F7 F6 F5 F4 F3 F2 F1 F0
A0
Output Routing Pool
Features
• HIGH DENSITY PROGRAMMABLE LOGIC
— 8,000 PLD Gates
— 96 I/O Pins, Twelve Dedicated Inputs
— 288 Registers
— High-Speed Global Interconnects
— Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— Functionally and Pin-out Compatible to ispLSI 1048C
TECHNOLOGY
• HIGH PERFORMANCE
f
max
= 125 MHz Maximum Operating Frequency
t
pd
= 7.5 ns Propagation Delay
— TTL Compatible Inputs and Outputs
— Electrically Eraseable and Reprogrammable
— Non-Volatile
— 100% Tested at Time of Manufacture
• IN-SYSTEM PROGRAMMABLE
— In-System Programmable (ISP™) 5V Only
— Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
E
2
CMOS
®
Output Routing Pool
E7 E6 E5 E4 E3 E2 E1 E0
A3
A4
A5
A6
A7
Logic
D Q
D
ES
IG
D Q
D Q
Global Routing Pool (GRP)
Array
GLB
B0 B1 B2 B3 B4 B5 B6 B7
Output Routing Pool
C0 C1 C2 C3 C4 C5 C6 C7
Output Routing Pool
N
A2
D5
D4
D3
D2
D1
D0
CLK
0139G1A-isp
Description
— Enhanced Pin Locking Capability
— Four Dedicated Clock Input Pins
— Programmable Output Slew Rate Control to
Minimize Switching Noise
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
Interconnectivity
U
Copyright © 2006 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
SE
— Lead-Free Package Options
is
p
LS
— Synchronous and Asynchronous Clocks
I1
04
• OFFERS THE EASE OF USE AND FAST SYSTEM
SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY
OF FIELD PROGRAMMABLE GATE ARRAYS
— Complete Programmable Device Can Combine Glue
Logic and Structured Designs
8E
A
— Reprogram Soldered Devices for Faster Prototyping
The ispLSI 1048E is a High Density Programmable Logic
Device containing 288 Registers, 96 Universal I/O pins,
12 Dedicated Input pins, four Dedicated Clock Input pins,
two dedicated Global OE input pins, and a Global Routing
Pool (GRP). The GRP provides complete interconnectivity
between all of these elements. The ispLSI 1048E offers
5V non-volatile in-system programmability of the logic, as
well as the interconnect to provide truly reconfigurable
systems. A functional superset of the ispLSI 1048 archi-
tecture, the ispLSI 1048E device adds two new global
output enable pins and two additional dedicated inputs.
The basic unit of logic on the ispLSI 1048E device is the
Generic Logic Block (GLB). The GLBs are labeled A0,
A1…F7 (see Figure 1). There are a total of 48 GLBs in the
ispLSI 1048E device. Each GLB has 18 inputs, a pro-
grammable AND/OR/Exclusive OR array, and four outputs
which can be configured to be either combinatorial or
registered. Inputs to the GLB come from the GRP and
dedicated inputs. All of the GLB outputs are brought back
into the GRP so that they can be connected to the inputs
of any other GLB on the device.
FO
R
N
EW
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
August 2006
1048e_12
1
Output Routing Pool
A1
D Q
S
D6
D7
Show off the prizes for participating in the event - Korean nail clippers 7-piece set
[size=5]Thanks to the administrator, and thanks to EEworld for organizing the voting gift~The 25th monthly award selection activity, I learned knowledge and also won the grand prize:victory: [img]stat...
mzb2012 Talking
Prize-winning live broadcast: Application of NXP LPC553x in dual motor control is now open for registration!
Prize-winning live broadcast: Application of NXP LPC553x in dual motor control is now open for registration!Click here to registerLive broadcast time: 10:00-11:30 am, June 30, 2022 (Thursday) Live Top...
EEWORLD社区 Integrated technical exchanges
Has anyone used XN297?
[table=98%] [tr][td]Has anyone used XN297? I use XN297 SOP16 but it doesn't communicate. Has anyone used it? [/td][/tr] [/table]...
ddfha1 MCU
Microcontroller-based LED driver topologies, trade-offs, and limitations
This article focuses on microcontroller-based LED drivers. It examines the various topologies that can be used with a microcontroller at the heart of the system. It also discusses the trade-offs of th...
clj2004000 MCU
STM32's unique ID - encryption upgrade
I have seen everyone discussing that the unique ID of STM32 can be rewritten by cracking companies. This is a big challenge to everyone's code security.Here is a method. The principle is similar to th...
王少永 stm32/stm8
[RVB2601 Creative Application Development] Chapter 6: Building a TCP Client
The use of wifi was not smooth. The structure of the source code was very messy. I used the code jump function and found that the socket function jumped between the sal and socket header files, formin...
manhuami2007 XuanTie RISC-V Activity Zone

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 295  789  2572  88  2060  6  16  52  2  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号