EEWORLDEEWORLDEEWORLD

Part Number

Search

5962-8956809QTC

Description
FIFO, 4KX9, 30ns, Asynchronous, CMOS, CDIP28, 0.300 INCH, SIDE BRAZED, CERAMIC, DIP-28
Categorystorage    storage   
File Size2MB,20 Pages
Manufacturere2v technologies
Download Datasheet Parametric View All

5962-8956809QTC Online Shopping

Suppliers Part Number Price MOQ In stock  
5962-8956809QTC - - View Buy Now

5962-8956809QTC Overview

FIFO, 4KX9, 30ns, Asynchronous, CMOS, CDIP28, 0.300 INCH, SIDE BRAZED, CERAMIC, DIP-28

5962-8956809QTC Parametric

Parameter NameAttribute value
Makere2v technologies
Parts packaging codeDIP
package instructionDIP,
Contacts28
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time30 ns
Other featuresRETRANSMIT
period time40 ns
JESD-30 codeR-CDIP-T28
JESD-609 codee4
length27.94 mm
memory density36864 bit
memory width9
Number of functions1
Number of terminals28
word count4096 words
character code4000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize4KX9
ExportableNO
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDIP
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialPARALLEL
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height3.94 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal surfaceGOLD
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
width7.62 mm
Base Number Matches1
Features
First-in First-out Dual Port Memory
4096-bit x 9 Organization
Fast Flag and Access Times: 15, 30 ns
Wide Temperature Range: -55°C to +125°C
Fully Expandable by Word Width or Depth
Asynchronous Read/Write Operations
Empty, Full and Half Flags in Single Device Mode
Retransmit Capability
Bi-directional Applications
Battery Backup Operation: 2V Data Retention
TTL Compatible
Single 5V ± 10% Power Supply
No Single Event Latch-up below a LET Threshold of 80 MeV/mg/cm
2
Tested up to a Total Dose of 30 krads (Si) according to MIL STD 883 Method 1019
Quality grades : QML Q and V with SMD 5962-89568 and ESCCwith specification
9301/049
Rad. Tolerant
High Speed
4 Kb x 9
Parallel FIFO
M67204H
Description
The M67204H implements a first-in first-out algorithm, featuring asynchronous
read/write operations. The FULL and EMPTY flags prevent data overflow and under-
flow. The expansion logic allows unlimited expansion in word size and depth with no
timing penalties. Twin address pointers automatically generate internal read and write
addresses, and no external address information is required for the Atmel FIFOs.
address pointers are automatically incremented with the write pin and read pin. The 9
bits wide data are used in data communications applications where a parity bit for
error checking is necessary. The retransmit pin reset the read pointer to zero without
affecting the write pointer. This is very useful for retransmitting data when an error is
detected in the system.
Using an array of eight transistors (8T) memory cell, the M67204H combines an
extremely low standby supply current (typ = 0.1 µA) with a fast access time at 15 ns
over the full temperature range. All versions offer battery backup data retention capa-
bility with a typical power consumption at less than 2 µW.
The M67204H is processed according to the methods of the latest revision of the MIL
PRF 38535 (Q and V) or ESCC 9000.
4141J–AERO–04/07

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 429  2111  487  180  2206  9  43  10  4  45 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号