EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT71V3577YS85BQGI

Description
128K X 36 CACHE SRAM, 7.5 ns, PQFP100
Categorystorage   
File Size292KB,22 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

IDT71V3577YS85BQGI Overview

128K X 36 CACHE SRAM, 7.5 ns, PQFP100

IDT71V3577YS85BQGI Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals100
Minimum operating temperature0.0 Cel
Maximum operating temperature70 Cel
Rated supply voltage3.3 V
Minimum supply/operating voltage3.14 V
Maximum supply/operating voltage3.46 V
Processing package description14 X 20 MM, PLASTIC, TQFP-100
each_compliYes
EU RoHS regulationsYes
stateActive
ccess_time_max7.5 ns
jesd_30_codeR-PQFP-G100
jesd_609_codee3
storage density4.72E6 bi
Memory IC typeCACHE SRAM
memory width36
moisture_sensitivity_level3
Number of digits131072 words
Number of digits128K
operating modeSYNCHRONOUS
organize128KX36
Packaging MaterialsPLASTIC/EPOXY
ckage_codeLQFP
packaging shapeRECTANGULAR
Package SizeFLATPACK, LOW PROFILE
serial parallelPARALLEL
eak_reflow_temperature__cel_260
qualification_statusCOMMERCIAL
seated_height_max1.6 mm
surface mountYES
CraftsmanshipCMOS
Temperature levelCOMMERCIAL
terminal coatingMATTE TIN
Terminal formGULL WING
Terminal spacing0.6500 mm
Terminal locationQUAD
ime_peak_reflow_temperature_max__s_30
length20 mm
width14 mm
dditional_featureFLOW-THROUGH ARCHITECTURE
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
x
x
IDT71V3577S
IDT71V3579S
IDT71V3577SA
IDT71V3579SA
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
5280 tbl 01
x
x
x
x
x
x
x
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 7.5ns up to 117MHz clock frequency
Commercial and Industrial:
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
GW
Self-timed write cycle with global write control (GW byte write
GW),
enable (BWE and byte writes (BW
BWE),
BWx)
BWE
BW
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
1
©2005 Integrated Device Technology, Inc.
FEBRUARY 2005
DSC-5280/08

Recommended Resources

DIY navigation obstacle avoidance car stickers (Part 3)
Software: Wireless control can be achieved through the serial port. Currently optimizing the host computer interface. Hardware: GPS module is tuned and the motor control module code is being written. ...
贵贵110 Microcontroller MCU
Who can provide the source code of USB keyboard, mouse or touch screen driver under WINDOWS?
Who can provide the source code of USB keyboard, mouse or touch screen driver?...
happepipi Embedded System
Altium Designer v21.2.0.30
[i=s]This post was last edited by dcexpert on 2021-3-6 20:46[/i][hide] Baidu Netdisk: https://pan.baidu.com/s/1TcUbZxmKLPxMkMPM38g2XA Extraction code: am3t [/hide]...
dcexpert PCB Design
Could you please help me find out what is wrong with my program? I am a novice.
#include#define TIMER0H 0xD8#define TIMER0L 0XF0 #defineuchar unsigned char #defineON0 #defineOFF1 TableLED[]={0X3F,0X06,0X5B,0X4F,0X66,0X6D,0X7D,0X07,0X7F,0X6F}; sbitL0= P1^0; sbitL1= P1^1; sbitL2 =P...
longlianxi Embedded System
Looking for Razavi's classic book Design of analog IC
I want this book. If anyone has it, please upload it....
huayang1118 Analog electronics
Pre-registration for the celebrity live show | Arrow-ADI multi-parameter optical water quality analysis platform
Click to registerLive broadcast time April 29, 10:00-11:30amLive Topic Multi-parameter optical water quality analysis platformLive content Light is one of the most widely used water quality analysis t...
EEWORLD社区 Industrial Control Electronics

Popular Articles

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 742  307  1015  2108  28  15  7  21  43  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号