EEWORLDEEWORLDEEWORLD

Part Number

Search

74LVX08SJ_Q

Description
Gate (AND/NAND/OR/NOR) Qd 2-input and gate
Categorysemiconductor    Other integrated circuit (IC)   
File Size296KB,8 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Download Datasheet Parametric Compare View All

74LVX08SJ_Q Online Shopping

Suppliers Part Number Price MOQ In stock  
74LVX08SJ_Q - - View Buy Now

74LVX08SJ_Q Overview

Gate (AND/NAND/OR/NOR) Qd 2-input and gate

74LVX08SJ_Q Parametric

Parameter NameAttribute value
MakerFairchild
RoHSno
productAND
logic series74LVX
Number of circuitsQuad
High level output current- 4 mA
Low level output current4 mA
propagation delay time14.9 ns @ 2.7 V or 10.6 ns @ 3.3 V
Supply voltage (maximum)3.6 V
Supply voltage (minimum)2 V
Maximum operating temperature+ 85 C
Installation styleSMD/SMT
Package/boxSOP-14
EncapsulationTube
Minimum operating temperature- 40 C
74LVX08 — Low Voltage Quad 2-Input AND Gate
February 2008
74LVX08
Low Voltage Quad 2-Input AND Gate
Features
Input voltage level translation from 5V to 3V
Ideal for low power/low noise 3.3V applications
Guaranteed simultaneous switching noise level and
General Description
The LVX08 contains four 2-input AND gates. The inputs
tolerate voltages up to 7V allowing the interface of 5V
systems to 3V systems.
dynamic threshold performance
Ordering Information
Order
Number
74LVX08M
74LVX08SJ
74LVX08MTC
Package
Number
M14A
M14D
MTC14
Package Description
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
All packages are lead free per JEDEC: J-STD-020B standard.
Connection Diagram
Logic Symbol
IEEE/IEC
Pin Description
Pin Names
A
n
, B
n
O
n
Description
Inputs
Outputs
©1993 Fairchild Semiconductor Corporation
74LVX08 Rev. 1.4.0
www.fairchildsemi.com

74LVX08SJ_Q Related Products

74LVX08SJ_Q 74LVX08MTC_Q
Description Gate (AND/NAND/OR/NOR) Qd 2-input and gate Gate (AND/NAND/OR/NOR) Qd 2-input and gate
Maker Fairchild Fairchild
RoHS no no
product AND AND
logic series 74LVX 74LVX
Number of circuits Quad Quad
High level output current - 4 mA - 4 mA
Low level output current 4 mA 4 mA
propagation delay time 14.9 ns @ 2.7 V or 10.6 ns @ 3.3 V 14.9 ns @ 2.7 V or 10.6 ns @ 3.3 V
Supply voltage (maximum) 3.6 V 3.6 V
Supply voltage (minimum) 2 V 2 V
Maximum operating temperature + 85 C + 85 C
Installation style SMD/SMT SMD/SMT
Package/box SOP-14 TSSOP-14
Encapsulation Tube Tube
Minimum operating temperature - 40 C - 40 C

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 728  1121  1639  937  2715  15  23  33  19  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号