EEWORLDEEWORLDEEWORLD

Part Number

Search

74LVC1G175GM-G

Description
Trigger 3.3VD reset + edge trig
Categorysemiconductor    Other integrated circuit (IC)   
File Size529KB,20 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance
Download Datasheet Parametric View All

74LVC1G175GM-G Overview

Trigger 3.3VD reset + edge trig

74LVC1G175GM-G Parametric

Parameter NameAttribute value
MakerNXP
Product Categorytrigger
RoHSyes
Number of circuits1
logic seriesLVC
logical typeD-Type Flip-Fl
polarityNon-Inverting
input typeSingle-Ended
Output typeSingle-Ended
propagation delay time3.1 ns @ 3.3 V
High level output current- 32 mA
Low level output current32 mA
Supply voltage (maximum)5.5 V
Maximum operating temperature+ 125 C
Installation styleSMD/SMT
Package/boxSOT-886
EncapsulationReel - 7 i
Minimum operating temperature- 40 C
Supply voltage (minimum)1.65 V
74LVC1G175
Single D-type flip-flop with reset; positive-edge trigger
Rev. 4 — 4 October 2010
Product data sheet
1. General description
The 74LVC1G175 is a low-power, low-voltage single positive edge triggered D-type
flip-flop with individual data (D) input, clock (CP) input, master reset (MR) input, and Q
output.
The master reset (MR) is an asynchronous active LOW input and operates independently
of the clock input. Information on the data input is transferred to the Q output on the
LOW-to-HIGH transition of the clock pulse. The D input must be stable one set-up time
prior to the LOW-to-HIGH clock transition for predictable operation.
The inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of
this device in a mixed 3.3 V and 5 V environment.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing the damaging backflow current through the device
when it is powered down.
Schmitt trigger action at all inputs makes the circuit highly tolerant of slower input rise and
fall times.
2. Features and benefits
Wide supply voltage range from 1.65 V to 5.5 V
5 V tolerant inputs for interfacing with 5 V logic
High noise immunity
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8B/JESD36 (2.7 V to 3.6 V).
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V.
±24
mA output drive (V
CC
= 3.0 V)
CMOS low power consumption
Latch-up performance exceeds 250 mA
Direct interface with TTL levels
Inputs accept voltages up to 5 V
Multiple package options
Specified from
−40 °C
to +85
°C
and
−40 °C
to +125
°C.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 743  946  2820  2479  777  15  20  57  50  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号