EEWORLDEEWORLDEEWORLD

Part Number

Search

8N3SV75LC-0183CDI

Description
IC osc vcxo 6-clcc
Categorysemiconductor    Analog mixed-signal IC   
File Size270KB,19 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance  
Download Datasheet Parametric View All

8N3SV75LC-0183CDI Online Shopping

Suppliers Part Number Price MOQ In stock  
8N3SV75LC-0183CDI - - View Buy Now

8N3SV75LC-0183CDI Overview

IC osc vcxo 6-clcc

8N3SV75LC-0183CDI Parametric

Parameter NameAttribute value
Datasheets
IDT8N3SV75
FemtoClock®
NG Ordering Guide
PCN Assembly/Origi
Passivation Thickness 12/Sep/2013
Standard Package364
CategoryIntegrated Circuits (ICs)
FamilyClock/Timing - Programmable Timers and Oscillators
PackagingTray
TypeVCXO
Cou-
Frequency*
Voltage - Supply2.375 V ~ 2.625 V
Current - Supply120mA
Operating Temperature-40°C ~ 85°C
Package / Case6-CLCC
Supplier Device Package6-CLCC (7x5)
Mounting TypeSurface Mou
Other NamesIDT8N3SV75LC-0183CDIIDT8N3SV75LC-0183CDI-ND
LVPECL Frequency-Programmable VCXO
IDT8N3SV75
DATASHEET
General Description
The IDT8N3SV75 is a LVPECL Frequency-Programmable VCXO
with very flexible frequency and pull-range programming capabilities.
The device uses IDT’s fourth generation FemtoClock
®
NG
technology for an optimum of high clock frequency and low phase
noise performance. The device accepts 2.5V or 3.3V supply and is
packaged in a small, lead-free (RoHS 6) 6-lead ceramic 5mm x 7mm
x 1.55mm package.
The device can be factory-programmed to any frequency in the
range of 15.476MHz to 866.67MHz and from 975MHz to 1,300MHz
to the very high degree of frequency precision of 218Hz or better.
The extended temperature range supports wireless infrastructure,
telecommunication and networking end equipment requirements.
Features
Fourth generation FemtoClock
®
NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Frequency programming resolution is 218Hz and better
Factory-programmable VCXO pull range and control voltage
polarity
Absolute pull range (APR) programmable from typical ±4.5 to
±754.5ppm
One 2.5V/3.3V LVPECL clock output
Output enable control input, LVCMOS/LVTTL compatible
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.5ps (typical),
2.5V or 3.3V supply voltage
-40°C to 85°C ambient operating temperature
Lead-free (RoHS 6) 6-lead ceramic 5mm x 7mm x 1.55mm
package
Block Diagram
Pin Assignment
VC
1
2
3
6
5
4
V
CC
nQ
Q
OE
OSC
114.285 MHz
2
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
V
EE
÷MINT,
MFRAC
7
VC
A/D
IDT8N3SV75
6-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
7
25
Configuration Register (ROM)
(Frequency, Pull-range, Polarity)
OE
Pullup
IDT8N3SV75CCD REVISION A NOVEMBER 19, 2013
1
©2013 Integrated Device Technology, Inc.
[Ask TI] ADC collected voltage does not match actual voltage
The actual input voltage measured by a voltmeter is around 0.2v, but the value obtained by ADC sampling is between 600-700. Short one line to the analog ground, and the value obtained by ADC sampling ...
安_然 Microcontroller MCU
Can you recommend a VGA to CVBS chip? ~! ~!
Could you please recommend a VGA to CVBS chip for me? . . . My company needs it urgently. . ....
liyangsur Analog electronics
Atmel Car Keyless Entry System Solution
Atmel's certified encryption algorithm provides a security level of up to 1025 entropy. This wireless communication link offers the car user additional personalization features as an added benefit, su...
frozenviolet Automotive Electronics
[Help] What to learn will be more promising
I am going to graduate school and have several options. I can learn FPGA and write logic. I can also learn ARM, microcontrollers, write assembly and C. I can also do DSP. Dear seniors, please give me ...
firegao311 Embedded System
Jiali Chuang teaching series: Protel 99 to Gerber file
[table=98%] [tr][td][font=Tahoma,][size=16px]Due to the fact that some of our customers may not understand how to generate gerber files during the production process, we would like to briefly talk abo...
嘉立创-pcb PCB Design
Introduction to FPGA Design Methodology
[i=s]This post was last edited by Struggle Road on 2015-11-30 15:26[/i] [color=rgb(62, 62, 62)][align=left]FPGA is a programmable chip, so the design method of FPGA includes two parts: hardware design...
奋斗之路 FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1939  368  1450  2833  2679  40  8  30  58  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号