EEWORLDEEWORLDEEWORLD

Part Number

Search

71V25761166BQ

Description
Standard SRAM, 128KX36, 3.5ns, CMOS, PBGA165
Categorystorage    storage   
File Size517KB,23 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

71V25761166BQ Overview

Standard SRAM, 128KX36, 3.5ns, CMOS, PBGA165

71V25761166BQ Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Objectid109030632
package instructionBGA, BGA165,11X15,40
Reach Compliance Codenot_compliant
ECCN code3A991.B.2.A
Maximum access time3.5 ns
Maximum clock frequency (fCLK)166 MHz
I/O typeCOMMON
JESD-30 codeR-PBGA-B165
JESD-609 codee0
memory density4718592 bit
Memory IC TypeSTANDARD SRAM
memory width36
Humidity sensitivity level3
Number of terminals165
word count131072 words
character code128000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize128KX36
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)225
power supply2.5,3.3 V
Certification statusNot Qualified
Maximum standby current0.03 A
Minimum standby current3.14 V
Maximum slew rate0.32 mA
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
128K X 36, 256K X 18
3.3V Synchronous SRAMs
2.5V I/O, Pipelined Outputs,
Burst Counter, Single Cycle Deselect
x
x
IDT71V25761
IDT71V25781
Features
128K x 36, 256K x 18 memory configurations
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
2.5V I/O
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Description
The IDT71V25761/781 are high-speed SRAMs organized as 128K
x 36/256K x 18. The IDT71V25761/781 SRAMs contain write, data,
address and control registers. Internal logic allows the SRAM to generate
a self-timed write based upon a decision which can be left until the end of
the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V25761/718 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V25761/781 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array (fBGA).
x
x
x
x
x
x
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
5297 tbl 01
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V25781.
OCTOBER 2000
1
©2000 Integrated Device Technology, Inc.
DSC-5297/01
Pay close attention to the distribution of the boards... I am looking forward to it...
Pay close attention to the distribution of the boards... I am looking forward to it......
sblpp Microcontroller MCU
I have a question about Verilog syntax!
How is !(00101) calculated in Verilog?...
eeleader FPGA/CPLD
The first IoT fund says it has "no shortage of money" and is looking for suitable investment opportunities with 5 billion yuan
External capital is of little help to this IoT fund. We are not short of money at the moment. We value the investors’ deep resources in the IoT industry more. "On May 19, Yu Bo, general manager of Wux...
xtss RF/Wirelessly
Buy wireless modules
I am from the Coal Science Academy, and I am looking to buy a batch of modules! 2.4G, interface RS232, TTL. The longer the communication distance, the better (more than 2000m). Contact: 023-65239245 [...
shejiwang RF/Wirelessly
Regarding the use of STM32 USB, it will be disconnected when using the virtual serial port
I designed a USB to serial port circuit, and its hardware connection is: underlying target board (A board)---------UART-------USB to serial port board (using STM32 chip, B board)----------USB cable---...
szhengxindz stm32/stm8
PLC Video Tutorial
Good book for everyone to enjoy!...
eeleader Industrial Control Electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2922  513  178  2745  1243  59  11  4  56  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号