EEWORLDEEWORLDEEWORLD

Part Number

Search

PLL602-04HSC-R

Description
Low Phase Noise CMOS XO (96MHz to 200MHz)
File Size196KB,4 Pages
ManufacturerPLL (PhaseLink Corporation)
Download Datasheet View All

PLL602-04HSC-R Overview

Low Phase Noise CMOS XO (96MHz to 200MHz)

PLL602-04
Low Phase Noise CMOS XO (96MHz to 200MHz)
FEATURES
Low phase noise XO for the 96MHz to 200MHz
range (-125 dBc at 10kHz offset).
12 to 25MHz crystal input.
Integrated crystal load capacitor: no external
load capacitor required.
Low jitter (RMS): 4ps period jitter (1 sigma).
Selectable High Drive (30mA) or Standard Drive
(10mA) output.
3.3V operation.
Available in 8-Pin TSSOP or SOIC.
PIN CONFIGURATION
CLK
VDD
OE^
XIN
1
2
3
4
8
7
6
5
GND
GND
N/C
XOUT
Note: ^ denotes internal pull up
OUTPUT RANGE
MULTIPLIER
x8
FREQUENCY
RANGE
96 - 200MHz
OUTPUT
BUFFER
CMOS
PLL602-04
DESCRIPTION
The PLL602-04 is a low cost, high performance and
low phase noise XO, providing less than -125 dBc at
10kHz offset in the 96MHz to 200MHz operating
range. The very low jitter (4ps RMS period jitter)
makes this chip ideal for 155.52MHz SONET and
SDH applications, and for 125MHz and 106.25MHz
applications. Input crystal can range from 12 to
25MHz (fundamental resonant mode).
BLOCK DIAGRAM
VCO
Divider
Reference
Divider
Phase
Comparator
Charge
Pump
Loop
Filter
VCO
CLK
XIN
XOUT
XTAL
OSC
OE
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991
www.phaselink.com
Rev 09/03/04 Page 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 711  1713  475  2350  5  15  35  10  48  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号