EEWORLDEEWORLDEEWORLD

Part Number

Search

PLL520-38OC-R

Description
PECL and LVDS Low Phase Noise VCXO (for 65-130MHz Fund Xtal)
File Size244KB,7 Pages
ManufacturerPLL (PhaseLink Corporation)
Download Datasheet View All

PLL520-38OC-R Overview

PECL and LVDS Low Phase Noise VCXO (for 65-130MHz Fund Xtal)

PLL520-38/-39
PECL and LVDS Low Phase Noise VCXO (for 65-130MHz Fund Xtal)
FEATURES
65MHz to 130MHz Fundamental Mode Crystal.
Output range: 65MHz – 130MHz (no PLL).
Low Injection Power for crystal 50uW.
PECL (PLL520-38) or LVDS output (PLL520-39).
Integrated variable capacitors.
Supports 2.5V or 3.3V-Power Supply.
Available in 16-Pin (TSSOP or 3x3 QFN).
PIN CONFIGURATION
VDD
XIN
XOUT
N/C
N/C
OE
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
N/C
N/C
GND
CLKC
VDD
CLKT
N/C
N/C
PLL 520-3x
DESCRIPTION
The PLL520-38/-39 is a family of VCXO IC’s
specifically designed to pull high frequency
fundamental crystals from 65MHz to 130MHz, with
selectable PECL or LVDS outputs.. They achieve
very low current into the crystal resulting in better
overall stability. Their internal varicaps allow an on
chip frequency pulling, controlled by the VCON
input. Their very low jitter makes them ideal for the
most demanding timing requirements.
VCON
GND
VDD
VDD
N/C
10
XIN
XOUT
N/C
12
13
14
15
16
1
11
N/C
9
8
7
6
5
GND
CLKC
VDD
CLKT
P520-3x
2
3
4
BLOCK DIAGRAM
OE
GND
GND
OE
VCON
Oscillator
Amplifier
w/
XIN
integrated
varicaps
XOUT
Q
Q
OUTPUT ENABLE LOGICAL LEVELS
Part #
PLL520-38
OE
0
(Default)
1
0
1
(Default)
State
Output enabled
Tri-state
Tri-state
Output enabled
PLL520-38/-39
PLL520-39
OE input: Logical states defined by PECL levels for PLL520-38
Logical states defined by CMOS levels for PLL520-39
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991
www.phaselink.com
Rev 09/20/04 Page 1
VCON
GND
An urgent-urgent-earnest question?
Why did I post but my points didn't show up? I saw something good but I can't download it because I don't have points. Can the administrator organize a lottery so I can get some points to download som...
kangkang8881 MCU
RISC-V MCU Development (XI): Cross-core Engineering Conversion
Most embedded engineers use Keil for development, but Keil currently does not support RISC-V cores, only ARM cores. MounRiver Studio (MRS) supports both cores. In order to facilitate engineers to migr...
Moiiiiilter MCU
Designing a Waveform Generator Using a Microcontroller
This design adopts Lingyang 61A (16-bit microcontroller with built-in DA output). This design can change the output frequency (10Hz-10K) and select the waveform....
sliujian MCU
FPGA signal recovery
If I want to use FPGA to restore the two signals below to the above ones, what do you think? This is the signal in the video stream 24 for RGB...
3008202060 FPGA/CPLD
EEWORLD University ---- DLP
DLP : https://training.eeworld.com.cn/course/290...
admin Talking
Use an I/O port of PIC16F877A to detect voltage problem!
I use an I/O port of PIC16F877A to detect voltage. When the detected voltage = 5V, RE0 outputs a high level. Can anyone help me figure out what went wrong and why this function cannot be implemented? ...
seision Microchip MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2256  238  1155  1790  156  46  5  24  37  4 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号