EEWORLDEEWORLDEEWORLD

Part Number

Search

K4B4G0446C-BCH9T

Description
DDR DRAM, 1GX4, 0.255ns, CMOS, PBGA78,
Categorystorage    storage   
File Size2MB,65 Pages
ManufacturerSAMSUNG
Websitehttp://www.samsung.com/Products/Semiconductor/
Download Datasheet Parametric View All

K4B4G0446C-BCH9T Overview

DDR DRAM, 1GX4, 0.255ns, CMOS, PBGA78,

K4B4G0446C-BCH9T Parametric

Parameter NameAttribute value
Objectid113554652
package instructionFBGA, BGA78,9X13,32
Reach Compliance Codecompliant
ECCN codeEAR99
YTEOL2
Maximum access time0.255 ns
Maximum clock frequency (fCLK)667 MHz
I/O typeCOMMON
interleaved burst length4,8
JESD-30 codeR-PBGA-B78
memory density4294967296 bit
Memory IC TypeDDR DRAM
memory width4
Number of terminals78
word count1073741824 words
character code1000000000
Maximum operating temperature85 °C
Minimum operating temperature
organize1GX4
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeFBGA
Encapsulate equivalent codeBGA78,9X13,32
Package shapeRECTANGULAR
Package formGRID ARRAY, FINE PITCH
power supply1.5 V
Certification statusNot Qualified
refresh cycle8192
Continuous burst length4,8
Maximum standby current0.014 A
Maximum slew rate0.2 mA
Nominal supply voltage (Vsup)1.5 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM

K4B4G0446C-BCH9T Preview

Rev. 1.1, Jun. 2012
K4B4G0446C
K4B4G0846C
4Gb C-die DDR3 SDRAM
78FBGA with Lead-Free & Halogen-Free
(RoHS compliant)
datasheet
SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND
SPECIFICATIONS WITHOUT NOTICE.
Products and specifications discussed herein are for reference purposes only. All information discussed
herein is provided on an "AS IS" basis, without warranties of any kind.
This document and all information discussed herein remain the sole and exclusive property of Samsung
Electronics. No license of any patent, copyright, mask work, trademark or any other intellectual property
right is granted by one party to the other party under this document, by implication, estoppel or other-
wise.
Samsung products are not intended for use in life support, critical care, medical, safety equipment, or
similar applications where product failure could result in loss of life or personal or physical harm, or any
military or defense application, or any governmental procurement to which special terms or provisions
may apply.
For updates or additional information about Samsung products, contact your nearest Samsung office.
All brand names, trademarks and registered trademarks belong to their respective owners.
2012 Samsung Electronics Co., Ltd. All rights reserved.
-1-
K4B4G0446C
K4B4G0846C
datasheet
History
- First SPEC release
- Corrected Typo
- Modify IDD values on page 37
Draft Date
Apr. 2012
May. 2012
Jun. 2012
Rev. 1.1
DDR3 SDRAM
Revision History
Revision No.
1.0
1.01
1.1
Remark
-
-
-
Editor
J.Y.Lee
J.Y.Lee
J.Y.Lee
-2-
K4B4G0446C
K4B4G0846C
datasheet
Rev. 1.1
DDR3 SDRAM
Table Of Contents
4Gb C-die DDR3 SDRAM
1. Ordering Information ..................................................................................................................................................... 5
2. Key Features................................................................................................................................................................. 5
3. Package pinout/Mechanical Dimension & Addressing.................................................................................................. 6
3.1 x4 Package Pinout (Top view) : 78ball FBGA Package .......................................................................................... 6
3.2 x8 Package Pinout (Top view) : 78ball FBGA Package .......................................................................................... 7
3.3 FBGA Package Dimension (x4/x8) .......................................................................................................................... 8
4. Input/Output Functional Description.............................................................................................................................. 9
5. DDR3 SDRAM Addressing ........................................................................................................................................... 10
6. Absolute Maximum Ratings .......................................................................................................................................... 11
6.1 Absolute Maximum DC Ratings............................................................................................................................... 11
6.2 DRAM Component Operating Temperature Range ................................................................................................ 11
7. AC & DC Operating Conditions..................................................................................................................................... 11
7.1 Recommended DC operating Conditions (SSTL_1.5)............................................................................................. 11
8. AC & DC Input Measurement Levels ............................................................................................................................ 12
8.1 AC & DC Logic input levels for single-ended signals .............................................................................................. 12
8.2 V
REF
Tolerances...................................................................................................................................................... 13
8.3 AC & DC Logic Input Levels for Differential Signals............................................................................................... 14
8.3.1. Differential signals definition ............................................................................................................................ 14
8.3.2. Differential swing requirement for clock (CK - CK) and strobe (DQS - DQS) .................................................. 14
8.3.3. Single-ended requirements for differential signals ........................................................................................... 15
8.4 Differential Input Cross Point Voltage...................................................................................................................... 16
8.5 Slew rate definition for Differential Input Signals ..................................................................................................... 16
8.6 Slew rate definitions for Differential Input Signals ................................................................................................... 16
9. AC & DC Output Measurement Levels ......................................................................................................................... 17
9.1 Single-ended AC & DC Output Levels..................................................................................................................... 17
9.2 Differential AC & DC Output Levels......................................................................................................................... 17
9.3 Single-ended Output Slew Rate .............................................................................................................................. 17
9.4 Differential Output Slew Rate .................................................................................................................................. 18
9.5 Reference Load for AC Timing and Output Slew Rate ............................................................................................ 18
9.6 Overshoot/Undershoot Specification ....................................................................................................................... 19
9.6.1. Address and Control Overshoot and Undershoot specifications...................................................................... 19
9.6.2. Clock, Data, Strobe and Mask Overshoot and Undershoot Specifications ...................................................... 20
9.7 34ohm Output Driver DC Electrical Characteristics................................................................................................. 21
9.7.1. Output Drive Temperature and Voltage Sensitivity .......................................................................................... 22
9.8 On-Die Termination (ODT) Levels and I-V Characteristics ..................................................................................... 22
9.8.1. ODT DC Electrical Characteristics ................................................................................................................... 23
9.8.2. ODT Temperature and Voltage sensitivity ...................................................................................................... 24
9.9 ODT Timing Definitions ........................................................................................................................................... 25
9.9.1. Test Load for ODT Timings.............................................................................................................................. 25
9.9.2. ODT Timing Definitions .................................................................................................................................... 25
10. IDD Current Measure Method ..................................................................................................................................... 28
10.1 IDD Measurement Conditions ............................................................................................................................... 28
11. 4Gb DDR3 SDRAM C-die IDD Specification Table .................................................................................................... 37
12. Input/Output Capacitance ........................................................................................................................................... 38
13. Electrical Characteristics and AC timing for DDR3-800 to DDR3-1866 ...................................................................... 39
13.1 Clock Specification ................................................................................................................................................ 39
13.1.1. Definition for tCK(avg).................................................................................................................................... 39
13.1.2. Definition for tCK(abs).................................................................................................................................... 39
13.1.3. Definition for tCH(avg) and tCL(avg) .............................................................................................................. 39
13.1.4. Definition for note for tJIT(per), tJIT(per, Ick) ................................................................................................. 39
13.1.5. Definition for tJIT(cc), tJIT(cc, Ick) ................................................................................................................. 39
13.1.6. Definition for tERR(nper)................................................................................................................................ 39
13.2 Refresh Parameters by Device Density................................................................................................................. 40
13.3 Speed Bins and CL, tRCD, tRP, tRC and tRAS for corresponding Bin ................................................................. 40
13.3.1. Speed Bin Table Notes .................................................................................................................................. 44
-3-
K4B4G0446C
K4B4G0846C
datasheet
Rev. 1.1
DDR3 SDRAM
14. Timing Parameters by Speed Grade .......................................................................................................................... 45
14.1 Jitter Notes ............................................................................................................................................................ 51
14.2 Timing Parameter Notes........................................................................................................................................ 52
14.3 Address/Command Setup, Hold and Derating : .................................................................................................... 53
14.4 Data Setup, Hold and Slew Rate Derating : .......................................................................................................... 60
-4-
K4B4G0446C
K4B4G0846C
datasheet
DDR3-1333 (9-9-9)
K4B4G0446C-BCH9
K4B4G0846C-BCH9
DDR3-1600 (11-11-11)
3
K4B4G0446C-BCK0
K4B4G0846C-BCK0
Rev. 1.1
DDR3 SDRAM
1. Ordering Information
[ Table 1 ] Samsung 4Gb DDR3 C-die ordering information table
Organization
1Gx4
512Mx8
DDR3-1866 (13-13-13)
2
K4B4G0446C-BCMA
K4B4G0846C-BCMA
Package
78 FBGA
78 FBGA
NOTE
:
1. Speed bin is in order of CL-tRCD-tRP.
2. Backward compatible to DDR3-1600(11-11-11), DDR3-1333(9-9-9), DDR3-1066(7-7-7)
3. Backward compatible to DDR3-1333(9-9-9), DDR3-1066(7-7-7)
2. Key Features
[ Table 2 ] 4Gb DDR3 C-die Speed bins
Speed
tCK(min)
CAS Latency
tRCD(min)
tRP(min)
tRAS(min)
tRC(min)
DDR3-800
6-6-6
2.5
6
15
15
37.5
52.5
DDR3-1066
7-7-7
1.875
7
13.125
13.125
37.5
50.625
DDR3-1333
9-9-9
1.5
9
13.5
13.5
36
49.5
DDR3-1600
11-11-11
1.25
11
13.75
13.75
35
48.75
DDR3-1866
13-13-13
1.071
13
13.91
13.91
34
47.91
Unit
ns
nCK
ns
ns
ns
ns
• JEDEC standard 1.5V ± 0.075V Power Supply
• V
DDQ
= 1.5V ± 0.075V
• 400 MHz f
CK
for 800Mb/sec/pin, 533MHz f
CK
for 1066Mb/sec/pin,
667MHz f
CK
for 1333Mb/sec/pin, 800MHz f
CK
for 1600Mb/sec/pin,
900MHz f
CK
for 1866Mb/sec/pin
• 8 Banks
• Programmable CAS Latency(posted CAS): 5,6,7,8,9,10,11,12,13
• Programmable Additive Latency: 0, CL-2 or CL-1 clock
• Programmable CAS Write Latency (CWL) = 5 (DDR3-800), 6
(DDR3-1066), 7 (DDR3-1333), 8 (DDR3-1600) and 9(DDR3-1866)
• 8-bit pre-fetch
• Burst Length: 8 (Interleave without any limit, sequential with starting
address “000” only), 4 with tCCD = 4 which does not allow seamless
read or write [either On the fly using A12 or MRS]
• Bi-directional Differential Data-Strobe
• Internal(self) calibration : Internal self calibration through ZQ pin
(RZQ : 240 ohm ± 1%)
• On Die Termination using ODT pin
• Average Refresh Period 7.8us at lower than T
CASE
85°C, 3.9us at
85°C < T
CASE
< 95
°C
• Asynchronous Reset
• Package : 78 balls FBGA - x4/x8
• All of Lead-Free products are compliant for RoHS
• All of products are Halogen-free
The 4Gb DDR3 SDRAM C-die is organized as a 128Mbit x 4 I/Os x 8banks
or 64Mbit x 8 I/Os x 8banks device. This synchronous device achieves high
speed double-data-rate transfer rates of up to 1866Mb/sec/pin (DDR3-
1866) for general applications.
The chip is designed to comply with the following key DDR3 SDRAM fea-
tures such as posted CAS, Programmable CWL, Internal (Self) Calibration,
On Die Termination using ODT pin and Asynchronous Reset .
All of the control and address inputs are synchronized with a pair of exter-
nally supplied differential clocks. Inputs are latched at the crosspoint of dif-
ferential clocks (CK rising and CK falling). All I/Os are synchronized with a
pair of bidirectional strobes (DQS and DQS) in a source synchronous fash-
ion. The address bus is used to convey row, column, and bank address
information in a RAS/CAS multiplexing style. The DDR3 device operates
with a single 1.5V ± 0.075V power supply and 1.5V ± 0.075V V
DDQ
.
The 4Gb DDR3 C-die device is available in 78ball FBGAs(x4/x8).
NOTE
: 1. This data sheet is an abstract of full DDR3 specification and does not cover the common features which are described in “DDR3 SDRAM Device Operation & Timing
Diagram”.
2. The functionality described and the timing specifications included in this data sheet are for the DLL Enabled mode of operation.
-5-

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 335  325  2070  2262  802  7  42  46  17  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号