EEWORLDEEWORLDEEWORLD

Part Number

Search

CS18LV20483KC-55

Description
Standard SRAM, 256KX8, 55ns, CMOS, PBGA36, 6 X 8 MM, MINI BGA-36
Categorystorage    storage   
File Size375KB,17 Pages
ManufacturerChiplus Semiconductor Corp
Download Datasheet Parametric View All

CS18LV20483KC-55 Overview

Standard SRAM, 256KX8, 55ns, CMOS, PBGA36, 6 X 8 MM, MINI BGA-36

CS18LV20483KC-55 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Objectid1164758993
package instruction6 X 8 MM, MINI BGA-36
Reach Compliance Codeunknown
ECCN code3A991.B.2.A
Maximum access time55 ns
I/O typeCOMMON
JESD-30 codeR-PBGA-B36
JESD-609 codee0
length8 mm
memory density2097152 bit
Memory IC TypeSTANDARD SRAM
memory width8
Humidity sensitivity level3
Number of functions1
Number of terminals36
word count262144 words
character code256000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize256KX8
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Encapsulate equivalent codeBGA36,6X8,30
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)235
power supply3/3.3 V
Certification statusNot Qualified
Maximum seat height1.2 mm
Minimum standby current1.5 V
Maximum slew rate0.025 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)2.7 V
Nominal supply voltage (Vsup)3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch0.75 mm
Terminal locationBOTTOM
width6 mm
High Speed Super Low Power SRAM
256k Word By 8 bit
CS18LV20483
DESCRIPTION
The CS18LV20483 is a high performance, high speed, low power CMOS Static
Random Access Memory organized as 262,144 words by 8 bits and operates from a wide
range of 2.7 to 3.6V supply voltage. Advanced CMOS technology and circuit techniques
provide both high speed and low power features with a typical CMOS standby current of
0.15uA and maximum access time of 55/70ns in 3.0V operation. Easy memory expansion
is provided by an active LOW chip enable (/CE) and active LOW output enable (/OE) and
three-state output drivers.
The CS18LV20483 has an automatic power down feature, reducing the power
consumption significantly when chip is deselected. The CS18LV20483 is available in
JEDEC standard TSOP (I) (8x20mm), TSOP (II) (400 mil), SOP (450 mil), STSOP (8x13.4
mm) and 36-pin CSP 6x8mm package..
FEATURES
Low operation voltage : 2.7 ~ 3.6V
Ultra low power consumption :
(Vcc = 3.0V)
2.5mA@1MHz (Max.) operating current
0.15uA (Typ.) CMOS standby current
High speed access time : 55~70ns (Max.) at Vcc = 3.0V.
Automatic power down when chip is deselected.
Three state outputs and TTL compatible.
Fully static operation.
Data retention supply voltage as low as 1.5V.
Easy expansion with /CE, CE2 and /OE options.
Copyright
2004 March Chiplus Semiconductor Corp. All rights reserved
Rev. 0.5
P1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2010  1391  1081  1338  2280  41  29  22  27  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号