EEWORLDEEWORLDEEWORLD

Part Number

Search

XC2V1000-5BG575I

Description
FPGA, 1280 CLBS, 1000000 GATES, 750 MHz, PBGA575
CategoryProgrammable logic devices    Programmable logic   
File Size88KB,7 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Download Datasheet Parametric View All

XC2V1000-5BG575I Overview

FPGA, 1280 CLBS, 1000000 GATES, 750 MHz, PBGA575

XC2V1000-5BG575I Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerXILINX
Parts packaging codeBGA
package instruction31 X 31 MM, 1.27 MM PITCH, MS-034BAN-1, BGA-575
Contacts575
Reach Compliance Code_compli
ECCN code3A991.D
maximum clock frequency750 MHz
Combined latency of CLB-Max0.39 ns
JESD-30 codeS-PBGA-B575
JESD-609 codee0
length31 mm
Humidity sensitivity level3
Configurable number of logic blocks1280
Equivalent number of gates1000000
Number of entries328
Number of logical units11520
Output times328
Number of terminals575
organize1280 CLBS, 1000000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA575,24X24,50
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)225
power supply1.5,1.5/3.3,3.3 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height2.6 mm
Maximum supply voltage1.575 V
Minimum supply voltage1.425 V
Nominal supply voltage1.5 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Lead (Sn63Pb37)
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width31 mm
0
R
Virtex-II 1.5V
Field-Programmable Gate Arrays
0
0
DS031-1 (v1.7) October 2, 2001
Advance Product Specification
Summary of Virtex
®
-II Features
Industry First Platform FPGA Solution
IP-Immersion™ Architecture
- Densities from 40K to 8M system gates
- 420 MHz internal clock speed (Advance Data)
- 840+ Mb/s I/O (Advance Data)
SelectRAM™ Memory Hierarchy
- 3 Mb of True Dual-Port™ RAM in 18-Kbit block
SelectRAM resources
- Up to 1.5 Mb of distributed SelectRAM resources
- High-performance interfaces to external memory
·
DDR-SDRAM interface
·
FCRAM interface
·
QDR™-SRAM interface
·
Sigma RAM interface
Arithmetic Functions
- Dedicated 18-bit x 18-bit multiplier blocks
- Fast look-ahead carry logic chains
Flexible Logic Resources
- Up to 93,184 internal registers / latches with Clock
Enable
- Up to 93,184 look-up tables (LUTs) or cascadable
16-bit shift registers
- Wide multiplexers and wide-input function support
- Horizontal cascade chain and Sum-of-Products
support
- Internal 3-state bussing
High-Performance Clock Management Circuitry
- Up to 12 DCM (Digital Clock Manager) modules
·
Precise clock de-skew
·
Flexible frequency synthesis
·
High-resolution phase shifting
- 16 global clock multiplexer buffers
Active Interconnect™ Technology
- Fourth generation segmented routing structure
- Predictable, fast routing delay, independent of
fanout
SelectI/O-Ultra™ Technology
- Up to 1,108 user I/Os
- 19 single-ended standards and six differential
standards
- Programmable sink current (2 mA to 24 mA) per I/O
-
Digitally Controlled Impedance (DCI) I/O: on-chip
termination resistors for single-ended I/O standards
- PCI-X @ 133 MHz, PCI @ 66 MHz and 33 MHz
compliance, and CardBus compliant
- Differential Signaling
·
840 Mb/s Low-Voltage Differential Signaling I/O
(LVDS) with current mode drivers
·
Bus LVDS I/O
·
Lightning Data Transport (LDT) I/O with current
driver buffers
·
Low-Voltage Positive Emitter-Coupled Logic
(LVPECL) I/O
·
Built-in DDR Input and Output registers
- Proprietary high-performance SelectLink™
Technology
·
High-bandwidth data path
·
Double Data Rate (DDR) link
·
Web-based HDL generation methodology
Supported by Xilinx Foundation™ and Alliance™
Series Development Systems
- Integrated VHDL and Verilog design flows
- Compilation of 10M system gates designs
- Internet Team Design (ITD) tool
SRAM-Based In-System Configuration
- Fast SelectMAP™ configuration
- Triple Data Encryption Standard (DES) security
option (Bitstream Encryption)
- IEEE1532 support
- Partial reconfiguration
- Unlimited re-programmability
- Readback capability
0.15 µm 8-Layer Metal process with 0.12 µm
high-speed transistors
1.5 V (V
CCINT
) core power supply, dedicated 3.3 V
V
CCAUX
auxiliary and V
CCO
I/O power supplies
IEEE 1149.1 compatible boundary-scan logic support
Flip-Chip and Wire-Bond Ball Grid Array (BGA)
packages in three standard fine pitches (0.80mm,
1.00mm, and 1.27mm)
100% factory tested
© 2001 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
DS031-1 (v1.7) October 2, 2001
Advance Product Specification
www.xilinx.com
1-800-255-7778
Module 1 of 4
1
Dedicated to the Chinese translation of uCOS-IIv2.52 source code
If you understand this, ucos will be almost there. Good luck to everyone, hehehe:kiss::loveliness::loveliness:...
zzhere2007 Real-time operating system RTOS
Two servos are connected by synchronous belts. How can they run at high speed without overloading?
I see that the XY of Japanese placement machines all use dual servo drives and synchronous belt connection. It seems to be Mitsubishi's MR-J3 servo, and it can achieve high-speed operation. Now I use ...
eeleader-mcu Industrial Control Electronics
Actor-Xi Murong
Xi Murong's poem is really beautiful, although a little sad. After reading it several times, I couldn't resist the urge to post it to my friends, hoping that more people will like it:) Actor, please d...
Melinda123 Talking
Late night excitement
[img]http://hiphotos.baidu.com/523399/mpic/item/a783971051ae7921213f2ea6.jpg[/img]...
diangongjichu Embedded System
Mining Core Coin Challenge!
How many did you dig up today? Take a look at mine! Accept everyone's challenge! ! !Rules: Daily settlement, follow this post to post pictures, the one with the most Chip Coins wins Rewards: +10 Chip ...
gaoxiao Talking
A layman passed by and asked how to get in!
I want to learn microcontrollers, I think it should be fun. I majored in computer science, majoring in game programming! I just want to know how to start learning microcontrollers, what is the process...
fs3328787 Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1327  721  361  308  727  27  15  8  7  35 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号