EEWORLDEEWORLDEEWORLD

Part Number

Search

XC2V1000-6FF1517I

Description
FPGA, 1280 CLBS, 1000000 GATES, 650 MHz, PBGA575
CategoryAnalog mixed-signal IC    The signal circuit   
File Size88KB,7 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Download Datasheet Parametric View All

XC2V1000-6FF1517I Overview

FPGA, 1280 CLBS, 1000000 GATES, 650 MHz, PBGA575

XC2V1000-6FF1517I Parametric

Parameter NameAttribute value
MakerXILINX
package instruction,
Reach Compliance Codecompli
Base Number Matches1
0
R
Virtex-II 1.5V
Field-Programmable Gate Arrays
0
0
DS031-1 (v1.7) October 2, 2001
Advance Product Specification
Summary of Virtex
®
-II Features
Industry First Platform FPGA Solution
IP-Immersion™ Architecture
- Densities from 40K to 8M system gates
- 420 MHz internal clock speed (Advance Data)
- 840+ Mb/s I/O (Advance Data)
SelectRAM™ Memory Hierarchy
- 3 Mb of True Dual-Port™ RAM in 18-Kbit block
SelectRAM resources
- Up to 1.5 Mb of distributed SelectRAM resources
- High-performance interfaces to external memory
·
DDR-SDRAM interface
·
FCRAM interface
·
QDR™-SRAM interface
·
Sigma RAM interface
Arithmetic Functions
- Dedicated 18-bit x 18-bit multiplier blocks
- Fast look-ahead carry logic chains
Flexible Logic Resources
- Up to 93,184 internal registers / latches with Clock
Enable
- Up to 93,184 look-up tables (LUTs) or cascadable
16-bit shift registers
- Wide multiplexers and wide-input function support
- Horizontal cascade chain and Sum-of-Products
support
- Internal 3-state bussing
High-Performance Clock Management Circuitry
- Up to 12 DCM (Digital Clock Manager) modules
·
Precise clock de-skew
·
Flexible frequency synthesis
·
High-resolution phase shifting
- 16 global clock multiplexer buffers
Active Interconnect™ Technology
- Fourth generation segmented routing structure
- Predictable, fast routing delay, independent of
fanout
SelectI/O-Ultra™ Technology
- Up to 1,108 user I/Os
- 19 single-ended standards and six differential
standards
- Programmable sink current (2 mA to 24 mA) per I/O
-
Digitally Controlled Impedance (DCI) I/O: on-chip
termination resistors for single-ended I/O standards
- PCI-X @ 133 MHz, PCI @ 66 MHz and 33 MHz
compliance, and CardBus compliant
- Differential Signaling
·
840 Mb/s Low-Voltage Differential Signaling I/O
(LVDS) with current mode drivers
·
Bus LVDS I/O
·
Lightning Data Transport (LDT) I/O with current
driver buffers
·
Low-Voltage Positive Emitter-Coupled Logic
(LVPECL) I/O
·
Built-in DDR Input and Output registers
- Proprietary high-performance SelectLink™
Technology
·
High-bandwidth data path
·
Double Data Rate (DDR) link
·
Web-based HDL generation methodology
Supported by Xilinx Foundation™ and Alliance™
Series Development Systems
- Integrated VHDL and Verilog design flows
- Compilation of 10M system gates designs
- Internet Team Design (ITD) tool
SRAM-Based In-System Configuration
- Fast SelectMAP™ configuration
- Triple Data Encryption Standard (DES) security
option (Bitstream Encryption)
- IEEE1532 support
- Partial reconfiguration
- Unlimited re-programmability
- Readback capability
0.15 µm 8-Layer Metal process with 0.12 µm
high-speed transistors
1.5 V (V
CCINT
) core power supply, dedicated 3.3 V
V
CCAUX
auxiliary and V
CCO
I/O power supplies
IEEE 1149.1 compatible boundary-scan logic support
Flip-Chip and Wire-Bond Ball Grid Array (BGA)
packages in three standard fine pitches (0.80mm,
1.00mm, and 1.27mm)
100% factory tested
© 2001 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
DS031-1 (v1.7) October 2, 2001
Advance Product Specification
www.xilinx.com
1-800-255-7778
Module 1 of 4
1
Gaofen urgent help - How to specify the parameters of the program shortcut when generating the cab file? ?
RT, how to modify the [Shortcuts] section in *******_WCE4.inf file to add parameters to a program shortcut? I saw a method on a foreign blog, so I modified it in the following format (parameters are a...
haian_bch Embedded System
[Transfer] CC3200-M4+NWP power management power consumption test notes
[align=left][color=#000]Hi I have been studying the power management solution of CC3200 these days. I have summarized the tests from the data sheet, TRM manual and CC3200-Power_Management_Framework an...
dontium RF/Wirelessly
Mobile TV is getting closer and closer, which one should we choose?
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 20:01[/i] The recent dispute over mobile TV standards seems to have made people a little tired. How should consumers make a trade-off when...
voyage620 Mobile and portable
Wireless Power Amplification
Enhanced power type +20dBm Enhanced power type, the highest transmission power is +20dBm, indoor communication range is 60-150 meters, outdoor communication range is 200-400 meters. It can be easily i...
lgyno Embedded System
Has anyone used Proteus to simulate KS0108?
Why is it always busy when I read the LCD status? The screen is always black. Has anyone encountered this problem before? How did you solve it?...
thanks1 Embedded System
Requesting information on Qualcomm DB142 development board (QCA4002)
Today is a holiday. I found a Qualcomm WiFi development board while sorting out boards. I searched the Internet but couldn't find any information. I took a few detailed pictures. Can you help me find ...
lyzhangxiang RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1026  1442  2213  568  689  21  30  45  12  14 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号