EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-65171J2-471

Description
Micro Peripheral IC,
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size365KB,46 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-65171J2-471 Overview

Micro Peripheral IC,

BU-65171J2-471 Parametric

Parameter NameAttribute value
Objectid107317502
package instruction,
Reach Compliance Codecompliant
BU-65170/61580 AND BU-61585
MIL-STD-1553A/B NOTICE 2 RT
AND BC/RT/MT, ADVANCED
COMMUNICATION ENGINE (ACE)
Make sure the next
Card you purchase
has...
®
FEATURES
Fully Integrated MIL-STD-1553
Interface Terminal
Flexible Processor/Memory Interface
Standard 4K x 16 RAM and Optional
12K x 16 or 8K x 17 RAM Available
Optional RAM Parity Generation/
Checking
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Flexible RT Data Buffering
Programmable
I
llegalization
DESCRIPTION
DDC's BU-65170, BU-61580 and BU-61585 Bus Controller / Remote
Terminal / Monitor Terminal (BC/RT/MT) Advanced Communication
Engine (ACE) terminals comprise a complete integrated interface
between a host processor and a MIL-STD-1553 A and B or STANAG
3838 bus.
The ACE series is packaged in a 1.9 -square-inch, 70-pin, low-profile,
cofired MultiChip Module (MCM) ceramic package that is well suited
for applications with stringent height requirements.
The BU-61585 ACE integrates dual transceiver, protocol, memory
management, processor interface logic, and a total of 12K words of
RAM in a choice of DIP or flat pack packages. The BU-61585 requires
+5 V power and either -15 V or -12 V power.
The BU-61585 internal RAM can be configured as 12K x 16 or 8K x
17. The 8K x 17 RAM feature provides capability for memory integri-
ty checking by implementing RAM parity generation and verification
on all accesses. To minimize board space and “glue” logic, the ACE
provides ultimate flexibility in interfacing to a host processor and inter-
nal/external RAM.
The advanced functional architecture of the ACE terminals provides
software compatibility to DDC's Advanced Integrated Multiplexer
(AIM) series hybrids, while incorporating a multiplicity of architectural
enhancements. It allows flexible operation while off-loading the host
processor, ensuring data sample consistency, and supports bulk data
transfers.The ACE hybrids may be operated at either 12 or 16 MHz.
Wire bond options allow for programmable RT address (hardwired is
standard) and external transmitter inhibit inputs.
Selective Message Monitor
Simultaneous RT/Monitor Mode
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
All trademarks are the property of their respective owners.
©
1992, 1999 Data Device Corporation
It seems that I found a bug in the forum.
Enter "18 digits" in the post (remove the space after 18) and the following effect will appear...
littleshrimp Suggestions & Announcements
[Introduction] DS1302 operating program of AVR microcontroller
//mega16 7.3728MHz quartz crystal iccavr6.31a //Related definitions: #define uint unsigned int #define uchar unsigned char #define DS1302_RST 0 //pc0 #define DS1302_SDA 1 //pc1 #define DS1302_SCLK 6 /...
破茧佼龙 Microchip MCU
Thinking in parallel
Does multi-core technology encourage you to think in parallel? Indeed, multi-core processors require higher parallel programming skills, and with our [/size][/font][/color] KeyStone [color=#333333][fo...
德仪DSP新天地 DSP and ARM Processors
What is LWM2M SERVER and what is its function?
Recently I was looking at some information about China Mobile M5310 connecting to the ONENET platform, including:The LwM2M protocol is suitable for lightweight protocols suitable for various IoT devic...
一沙一世 stm32/stm8
[Smart car data sharing repost] Data download, communication - Central controller (single-chip microcomputer)
[i=s]This post was last edited by paulhyde on 2014-9-15 04:22[/i]This post is specially designed for the National Electronic Circuit Design Competition in September this year, so that everyone can be ...
kevinrobot Electronics Design Contest
F28069 XRS cycle reset
What causes the XRS cycle reset of F28069? The cycle time is about 13.8ms. It can be confirmed that: 1. The XRS reset is not caused by the peripheral reset circuit; 2. The power supply of the chip is ...
欢欢 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2781  2145  935  2083  723  56  44  19  42  15 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号