EEWORLDEEWORLDEEWORLD

Part Number

Search

QL6250-7PT280C

Description
Field Programmable Gate Array, 960 CLBs, 248160 Gates, 960-Cell, CMOS, PBGA280, 17 X 17 MM, 1.50 MM HEIGHT, 0.80 MM PITCH, MO-205, LFBGA-280
CategoryProgrammable logic devices    Programmable logic   
File Size2MB,73 Pages
ManufacturerQuickLogic Corporation
Websitehttps://www.quicklogic.com
Download Datasheet Parametric View All

QL6250-7PT280C Overview

Field Programmable Gate Array, 960 CLBs, 248160 Gates, 960-Cell, CMOS, PBGA280, 17 X 17 MM, 1.50 MM HEIGHT, 0.80 MM PITCH, MO-205, LFBGA-280

QL6250-7PT280C Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Objectid1927369878
Parts packaging codeBGA
package instructionLFBGA, BGA280,19X19,32
Contacts280
Reach Compliance Codecompliant
Combined latency of CLB-Max1.1716 ns
JESD-30 codeS-PBGA-B280
length17 mm
Humidity sensitivity level3
Configurable number of logic blocks960
Equivalent number of gates248160
Number of entries250
Number of logical units960
Output times250
Number of terminals280
Maximum operating temperature70 °C
Minimum operating temperature
organize960 CLBS, 248160 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeLFBGA
Encapsulate equivalent codeBGA280,19X19,32
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE, FINE PITCH
power supply2.5,2.5/3.3 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.5 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
width17 mm
Eclipse Family Data Sheet
••••••
Combining Performance, Density, and Embedded RAM
Device Highlights
Flexible Programmable Logic
• 0.25 µ, 5 layer metal CMOS process
• 2.5 V Vcc, 2.5/3.3 V dive capable I/O
• Up to 4032 logic cells
• Up to 583,000 max system gates
• Up to 347 I/O
Programmable I/O
• High performance: <3.2 ns Tco
• Programmable slew rate control
• Programmable I/O standards:
LVTTL, LVCMOS, PCI, GTL+, SSTL2,
and SSTL3
Eight independent I/O banks
Three register configurations: input, output and
output enable
Embedded Dual Port SRAM
• Up to thirty-six 2,304-bit dual port SRAM blocks
• Up to 82,900 RAM bits
• RAM/ROM/FIFO Wizard for automatic
configuration
• Configurable and cascadable
Advanced Clock Network
• Nine global clock networks
One dedicated
Eight programmable
• Sixteen I/O (high-drive) networks
• Twenty quad-net networks: five per quadrant
Figure 1: Eclipse Block Diagram
Applications
• Signal processing operators
• Signal processing functions
• Networking/communications for VoIP
• Speech/voice processing
• Channel coding
PLL
Embedded RAM Blocks
PLL
Fabric
PLL
Embedded RAM Blocks
PLL
© 2007 QuickLogic Corporation
www.quicklogic.com
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1841  1789  2013  2496  663  38  37  41  51  14 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号