EEWORLDEEWORLDEEWORLD

Part Number

Search

ICSSSTVA32852YHLF-T

Description
D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 24-Bit, True Output, PBGA114, LEAD FREE, BGA-114
Categorylogic    logic   
File Size121KB,7 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

ICSSSTVA32852YHLF-T Overview

D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 24-Bit, True Output, PBGA114, LEAD FREE, BGA-114

ICSSSTVA32852YHLF-T Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeBGA
package instructionLEAD FREE, BGA-114
Contacts114
Reach Compliance Codecompliant
seriesSSTV
JESD-30 codeR-PBGA-B114
JESD-609 codee1
length16 mm
Logic integrated circuit typeD FLIP-FLOP
Number of digits24
Number of functions1
Number of terminals114
Maximum operating temperature70 °C
Minimum operating temperature
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeLFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)1.8 ns
Certification statusNot Qualified
Maximum seat height1.5 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
Trigger typePOSITIVE EDGE
width5.5 mm
minfmax220 MHz
Base Number Matches1
Integrated
Circuit
Systems, Inc.
ICSSSTVA32852
DDR 24-Bit to 48-Bit Registered Buffer
Recommended Application:
DDR Memory Modules for DDR 266/333/400
Provides complete DDR DIMM logic solution with
ICS93V857 or ICS95V857
SSTL_2 compatible data registers
Product Features:
Differential clock signals
Supports SSTL_2 class II specifications on inputs
and outputs
Low-voltage operation
- V
DD
= 2.3V to 2.7V
Available in 114 ball BGA package.
Advanced speed feature provides more timing
margin for PC3200 applications
Exceeds SSTVN32852 performance
1
Pin Configuration
1
A
B
C
D
E
F
G
H
J
K
L
M
N
P
2
3
4
5
6
Truth Table
RESET#
L
H
H
H
Notes:
1.
Inputs
CLK
X or
Floating
L or H
CLK#
X or
Floating
L or H
D
X or
Floating
H
L
X
Q Outputs
Q
L
H
L
Q
0(2)
R
T
U
V
W
114-Pin Ball BGA
Pin Configuration Assignments
H = "High" Signal Level
L = "Low" Signal Level
= Transition "Low"-to-"High"
= Transition "High"-to-"Low"
X = Don't Care
Output level before the indicated
steady state input conditions were
established.
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
U
V
W
1
Q2A
Q3A
Q5A
Q7A
Q8A
Q10A
Q12A
Q13A
Q14A
Q17A
Q18A
Q20A
Q22A
Q23A
Q24A
D2
D4
D5
D8
2
Q1A
VDDQ
Q4A
Q6A
GND
Q9A
Q11A
VDD
Q15A
Q16A
Q19A
VDDQ
Q21A
VDDQ
VDD
D1
D3
D7
D9
3
CLK
GND
VDDQ
GND
VDDQ
VDDQ
GND
VDDQ
GND
VDDQ
GND
GND
VDDQ
GND
RESET#
D6
D10
D11
D12
4
CLK#
GND
VDDQ
GND
VDDQ
VDDQ
GND
VDDQ
GND
VDDQ
GND
GND
VDDQ
GND
VREF
D18
D22
D23
D24
5
Q1B
VDDQ
Q4B
Q6B
GND
Q9B
Q11B
VDD
Q15B
Q16B
Q19B
VDDQ
Q21B
VDDQ
VDD
D13
D15
D19
D21
6
Q2B
Q3B
Q5B
Q7B
Q8B
Q10B
Q12B
Q13B
Q14B
Q17B
Q18B
Q20B
Q22B
Q23B
Q24B
D14
D16
D17
D20
2.
Block Diagram
CLK
CLK#
RESET#
D1
VREF
R
CLK
D1
Q1A
Q1B
To 23 Other Channels
0918A—04/30/04

ICSSSTVA32852YHLF-T Related Products

ICSSSTVA32852YHLF-T ICSSSTVA32852YH-T
Description D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 24-Bit, True Output, PBGA114, LEAD FREE, BGA-114 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 24-Bit, True Output, PBGA114, BGA-114
Is it lead-free? Lead free Contains lead
Is it Rohs certified? conform to incompatible
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code BGA BGA
package instruction LEAD FREE, BGA-114 BGA-114
Contacts 114 114
Reach Compliance Code compliant compliant
series SSTV SSTV
JESD-30 code R-PBGA-B114 R-PBGA-B114
JESD-609 code e1 e0
length 16 mm 16 mm
Logic integrated circuit type D FLIP-FLOP D FLIP-FLOP
Number of digits 24 24
Number of functions 1 1
Number of terminals 114 114
Maximum operating temperature 70 °C 70 °C
Output polarity TRUE TRUE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LFBGA LFBGA
Package shape RECTANGULAR RECTANGULAR
Package form GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius) 260 NOT SPECIFIED
propagation delay (tpd) 1.8 ns 1.8 ns
Certification status Not Qualified Not Qualified
Maximum seat height 1.5 mm 1.5 mm
Maximum supply voltage (Vsup) 2.7 V 2.7 V
Minimum supply voltage (Vsup) 2.3 V 2.3 V
Nominal supply voltage (Vsup) 2.5 V 2.5 V
surface mount YES YES
Temperature level COMMERCIAL COMMERCIAL
Terminal surface TIN SILVER COPPER TIN LEAD
Terminal form BALL BALL
Terminal pitch 0.8 mm 0.8 mm
Terminal location BOTTOM BOTTOM
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED
Trigger type POSITIVE EDGE POSITIVE EDGE
width 5.5 mm 5.5 mm
minfmax 220 MHz 220 MHz
Base Number Matches 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 101  2451  1968  2565  2698  3  50  40  52  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号