EEWORLDEEWORLDEEWORLD

Part Number

Search

ZL30122GGG2

Description
IC sonet/sdh synch 64cabga
CategoryWireless rf/communication    Telecom circuit   
File Size147KB,23 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Environmental Compliance
Download Datasheet Parametric Compare View All

ZL30122GGG2 Online Shopping

Suppliers Part Number Price MOQ In stock  
ZL30122GGG2 - - View Buy Now

ZL30122GGG2 Overview

IC sonet/sdh synch 64cabga

ZL30122GGG2 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Parts packaging codeBGA
package instructionBGA,
Contacts64
Reach Compliance Codecompli
JESD-30 codeS-PBGA-B64
JESD-609 codee1
length9 mm
Number of functions1
Number of terminals64
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Certification statusNot Qualified
Maximum seat height1.72 mm
Nominal supply voltage1.8 V
surface mountYES
Telecom integrated circuit typesATM/SONET/SDH SUPPORT CIRCUIT
Temperature levelINDUSTRIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width9 mm
Base Number Matches1
ZL30122
SONET/SDH
Low Jitter Line Card Synchronizer
Data Sheet
May 2006
Features
Synchronizes with standard telecom system
references and synthesizes a wide variety of
protected telecom line interface clocks that are
compliant with Telcordia GR-253-CORE and ITU-T
G.813
Internal APLL provides standard output clock
frequencies up to 622.08 MHz with jitter < 3 ps
RMS suitable for GR-253-CORE OC-12 and G.813
STM-16 interfaces
Programmable output synthesizer generates clock
frequencies from any multiple of 8 kHz up to
77.76 MHz in addition to 2 kHz
Digital Phase Locked-Loop (DPLL) provides all the
features necessary for generating SONET/SDH
compliant clocks including automatic hitless
reference switching, automatic mode selection
(locked, free-run, holdover), and selectable loop
bandwidth
Provides 3 reference inputs which support clock
frequencies with any multiples of 8 kHz up to
77.76 MHz in addition to 2 kHz
Ordering Information
ZL30122GGG
64 Pin CABGA
Trays
ZL30122GGG2 64 Pin CABGA*
Trays
*Pb Free Tin/Silver/Copper
-40
o
C to +85
o
C
Provides 3 sync inputs for output frame pulse
alignment
Generates several styles of output frame pulses
with selectable pulse width, polarity, and frequency
Configurable input to output delay, and output to
output phase alignment
Flexible input reference monitoring automatically
disqualifies references based on frequency and
phase irregularities
Supports IEEE 1149.1 JTAG Boundary Scan
trst_b tck tdi tms
tdo
dpll_lock
dpll_holdover
diff_en
osco
osci
Master
Clock
IEEE 1449.1
JTAG
ref0
ref1
ref2
ref2:0
ref
diff_clk_p/n
SONET/SDH
APLL
sdh_clk
sdh_fp
p_clk
p_fp
DPLL
sync0
sync1
sync2
sync2:0
Reference
Monitors
ref_&_sync_status
sync
Programmable
Synthesizer
int_b
SPI Interface
Controller &
State Machine
sck
si
so
cs_b
rst_b
dpll_mod_sel
sdh_filter
filter_ref0
filter_ref1
Figure 1 - Block Diagram
1
Zarlink Semiconductor Inc.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright 2006, Zarlink Semiconductor Inc. All Rights Reserved.

ZL30122GGG2 Related Products

ZL30122GGG2 ZL30122GGG
Description IC sonet/sdh synch 64cabga IC sonet/sdh synch 64cabga
Parts packaging code BGA BGA
package instruction BGA, BGA,
Contacts 64 64
Reach Compliance Code compli compli
JESD-30 code S-PBGA-B64 S-PBGA-B64
JESD-609 code e1 e0
length 9 mm 9 mm
Number of functions 1 1
Number of terminals 64 64
Maximum operating temperature 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code BGA BGA
Package shape SQUARE SQUARE
Package form GRID ARRAY GRID ARRAY
Certification status Not Qualified Not Qualified
Maximum seat height 1.72 mm 1.72 mm
Nominal supply voltage 1.8 V 1.8 V
surface mount YES YES
Telecom integrated circuit types ATM/SONET/SDH SUPPORT CIRCUIT ATM/SONET/SDH SUPPORT CIRCUIT
Temperature level INDUSTRIAL INDUSTRIAL
Terminal surface TIN SILVER COPPER TIN LEAD
Terminal form BALL BALL
Terminal pitch 1 mm 1 mm
Terminal location BOTTOM BOTTOM
width 9 mm 9 mm
Base Number Matches 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 81  2029  1593  430  1515  2  41  33  9  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号