EEWORLDEEWORLDEEWORLD

Part Number

Search

ICS95V857CKLF

Description
IC clk buf ddr 233mhz 1circ
Categorysemiconductor    Analog mixed-signal IC   
File Size136KB,13 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance  
Download Datasheet Parametric Compare View All

ICS95V857CKLF Overview

IC clk buf ddr 233mhz 1circ

ICS95V857CKLF Parametric

Parameter NameAttribute value
Datasheets
ICS95V857C
PCN Obsolescence/ EOL
Multiple Devices 09/Dec/2011
Standard Package490
CategoryIntegrated Circuits (ICs)
FamilyClock/Timing - Application Specific
PackagingTray
PLLYes
Main PurposeMemory, DDR
InpuClock
OutpuSSTL-2
Number of Circuits1
Ratio - InpuOutpu
Differential - InpuOutpu
Frequency - Max233MHz
Voltage - Supply2.3 V ~ 2.7 V
Operating Temperature0°C ~ 85°C
Mounting TypeSurface Mou
Package / Case40-VFQFN Exposed Pad
Supplier Device Package40-VFQFPN (6x6)
Other Names95V857CKLF
Integrated
Circuit
Systems, Inc.
ICS95V857C
2.5V Wide Range Frequency Clock Driver (45MHz - 233MHz)
Recommended Application:
• DDR Memory Modules / Zero Delay Board Fan Out
• Provides complete DDR registered DIMM solution
with ICSSSTVF16857, ICSSSTVF16859 or
ICSSSTV32852
Product Description/Features:
• Low skew, low jitter PLL clock driver
• 1 to 10 differential clock distribution (SSTL_2)
• Feedback pins for input to output synchronization
• PD# for power management
• Spread Spectrum-tolerant inputs
• Auto PD when input signal removed
Specifications:
• Meets PC3200 Class A+ specification for DDR-I 400
support
• Covers all DDRI speed grades
Switching Characteristics:
• CYCLE - CYCLE jitter: <50ps
• OUTPUT - OUTPUT skew: <40ps
• Period jitter: ±30ps
Pin Configuration
GND
CLKC0
CLKT0
VDD
CLKT1
CLKC1
GND
GND
CLKC2
CLKT2
VDD
VDD
CLK_INT
CLK_INC
VDD
AVDD
AGND
GND
CLKC3
CLKT3
VDD
CLKT4
CLKC4
GND
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
GND
CLKC5
CLKT5
VDD
CLKT6
CLKC6
GND
GND
CLKC7
CLKT7
VDD
PD#
FB_INT
FB_INC
VDD
FB_OUTC
FB_OUTT
GND
CLKC8
CLKT8
VDD
CLKT9
CLKC9
GND
48-Pin TSSOP/TVSOP
6.10 mm Body, 0.50 mm Pitch = TSSOP
4.40 mm Body, 0.40 mm Pitch = TVSOP
Block Diagram
FB_OUTT
FB_OUTC
CLKT0
CLKC0
Functionality
INPUTS
AVDD PD#
GND
GND
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
H
H
L
L
H
H
X
CLK_INT
L
H
L
H
L
H
<20MHz)
(1)
OUTPUTS
PLL State
CLK_INC CLKT CLKC FB_OUTT FB_OUTC
H
L
H
L
H
L
L
H
Z
Z
L
H
Z
H
L
Z
Z
H
L
Z
L
H
Z
Z
L
H
Z
H
L
Z
Z
H
L
Z
Bypassed/off
Bypassed/off
off
off
on
on
off
ICS95V857C
CLKT1
CLKC1
Control
PD#
Logic
CLKT2
CLKC2
CLKT3
CLKC3
CLKT4
CLKC4
FB_INT
FB_INC
CLK_INC
CLK_INT
CLKT5
CLKC5
PLL
CLKT6
CLKC6
CLKT7
CLKC7
CLKT8
CLKC8
CLKT9
CLKC9
1190A—12/16/05

ICS95V857CKLF Related Products

ICS95V857CKLF ICS95V857CKLF8
Description IC clk buf ddr 233mhz 1circ IC clk buf ddr 233mhz 1circ
Standard Package 490 1,000
Category Integrated Circuits (ICs) Integrated Circuits (ICs)
Family Clock/Timing - Application Specific Clock/Timing - Application Specific
Packaging Tray Tape & Reel (TR)
PLL Yes Yes
Main Purpose Memory, DDR Memory, DDR
Inpu Clock Clock
Outpu SSTL-2 SSTL-2
Number of Circuits 1 1
Ratio - Inpu Outpu Outpu
Differential - Inpu Outpu Outpu
Frequency - Max 233MHz 233MHz
Voltage - Supply 2.3 V ~ 2.7 V 2.3 V ~ 2.7 V
Operating Temperature 0°C ~ 85°C 0°C ~ 85°C
Mounting Type Surface Mou Surface Mou
Package / Case 40-VFQFN Exposed Pad 40-VFQFN Exposed Pad
Supplier Device Package 40-VFQFPN (6x6) 40-VFQFPN (6x6)
Other Names 95V857CKLF 95V857CKLF8

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1480  25  402  2549  926  30  1  9  52  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号