EEWORLDEEWORLDEEWORLD

Part Number

Search

XC2VP20-6FFG1152I

Description
IC fpga 564 I/O 1152fcbga
CategoryProgrammable logic devices    Programmable logic   
File Size2MB,432 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Environmental Compliance
Download Datasheet Parametric View All

XC2VP20-6FFG1152I Overview

IC fpga 564 I/O 1152fcbga

XC2VP20-6FFG1152I Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeBGA
package instructionBGA, BGA1152,34X34,40
Contacts1152
Reach Compliance Code_compli
ECCN code3A991.D
maximum clock frequency1200 MHz
Combined latency of CLB-Max0.32 ns
JESD-30 codeS-PBGA-B1152
JESD-609 codee1
length35 mm
Humidity sensitivity level4
Configurable number of logic blocks2320
Number of entries564
Number of logical units20880
Output times564
Number of terminals1152
organize2320 CLBS
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA1152,34X34,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)245
power supply1.5,1.5/3.3,2/2.5,2.5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height3.4 mm
Maximum supply voltage1.575 V
Minimum supply voltage1.425 V
Nominal supply voltage1.5 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Silver/Copper (Sn95.5Ag4.0Cu0.5)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width35 mm
Base Number Matches1
Product Not Recommended For New Designs
1
R
Virtex-II Pro and Virtex-II Pro X Platform FPGAs:
Complete Data Sheet
Product Specification
DS083 (v5.0) June 21, 2011
0
Module 1:
Introduction and Overview
10 pages
Summary of Features
General Description
Architecture
IP Core and Reference Support
Device/Package Combinations and Maximum I/O
Ordering Information
Module 3:
DC and Switching Characteristics
59 pages
Electrical Characteristics
Performance Characteristics
Switching Characteristics
Pin-to-Pin Output Parameter Guidelines
Pin-to-Pin Input Parameter Guidelines
DCM Timing Parameters
Source-Synchronous Switching Characteristics
Module 2:
Functional Description
60 pages
Functional Description: RocketIO™ X Multi-Gigabit
Transceiver
Functional Description: RocketIO Multi-Gigabit
Transceiver
Functional Description: Processor Block
Functional Description: PowerPC™ 405 Core
Functional Description: FPGA
-
-
-
-
-
-
-
-
-
-
Input/Output Blocks (IOBs)
Digitally Controlled Impedance (DCI)
On-Chip Differential Termination
Configurable Logic Blocks (CLBs)
3-State Buffers
CLB/Slice Configurations
18-Kb Block SelectRAM™ Resources
18-Bit x 18-Bit Multipliers
Global Clock Multiplexer Buffers
Digital Clock Manager (DCM)
Module 4:
Pinout Information
302 pages
Pin Definitions
Pinout Tables
-
-
-
-
-
-
-
-
-
-
FG256/FGG256 Wire-Bond Fine-Pitch BGA Package
FG456/FGG456 Wire-Bond Fine-Pitch BGA Package
FG676/FGG676 Wire-Bond Fine-Pitch BGA Package
FF672 Flip-Chip Fine-Pitch BGA Package
FF896 Flip-Chip Fine-Pitch BGA Package
FF1148 Flip-Chip Fine-Pitch BGA Package
FF1152 Flip-Chip Fine-Pitch BGA Package
FF1517 Flip-Chip Fine-Pitch BGA Package
FF1696 Flip-Chip Fine-Pitch BGA Package
FF1704 Flip-Chip Fine-Pitch BGA Package
Routing
Configuration
IMPORTANT NOTE:
Page, figure, and table numbers begin at 1 for each module, and each module has its own Revision
History at the end. Use the PDF "Bookmarks" pane for easy navigation in this volume.
© 2000–2011 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. PowerPC is
a trademark of IBM Corp. and is used under license. All other trademarks are the property of their respective owners.
DS083 (v5.0) June 21, 2011
Product Specification
www.xilinx.com
1
DG128 board problem
My DG128 board always fails to download programs after using BDM for a while. When debugging with BDM, it asks me to select the frequency, but then a lot of errors appear. What is the reason? Have any...
eeleader NXP MCU
Altium Designer Common Component Library File
Altium Designer Common Component Library File MyInt_Lib.LIBPKG photounit.PCBLIB photounit.SCHLIB PIC单片机.SchLib RCDQLY.PCBLIB RCDQLY.SCHLIB rest.PCBLIB rest.SCHLIB SLE4442.SchLib TMS320f2812.SchLib TTL...
arui1999 Download Centre
Understanding Lithium Battery Protection Circuit
Understanding Lithium Battery Protection Circuit...
tonytong Power technology
Explanation of AVR chip models
Explanation of AVR chip model, take ATmega48V-10AI as an example: ATmega48 represents the product. V represents the low/wide voltage version. For the new AVR (M48/88/168, Tiny13/2313......) product se...
xicanlin Microchip MCU
[Request for comment] Simplified version of JLINK ARM emulator, second wave
1. Group purchase registration number: 0022. Group product introduction:I have recommended this before, and I think I should recommend it again, but maybe I didn’t make it clear the first time:The fea...
ddllxxrr Buy&Sell
Do I need to install WIN CE system to use Platform Builder and EVC on XP?
Do I need to install WIN CE system to use Platform Builder and EVC on XP?...
sunnumone Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2165  2766  743  490  1756  44  56  15  10  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号