EEWORLDEEWORLDEEWORLD

Part Number

Search

MT46V256M4P-6T:A TR

Description
IC ddr sdram 1gbit 6ns 66tsop
Categorystorage   
File Size2MB,82 Pages
ManufacturerMicron
Websitehttp://www.micron.com/
Environmental Compliance  
Download Datasheet Parametric View All

MT46V256M4P-6T:A TR Overview

IC ddr sdram 1gbit 6ns 66tsop

MT46V256M4P-6T:A TR Parametric

Parameter NameAttribute value
Datasheets
MT46V256M4, 128M8, 64M16
Product Photos
66 TSOP Package
Standard Package1,000
CategoryIntegrated Circuits (ICs)
FamilyMemory
PackagingTape & Reel (TR)
Format - MemoryRAM
Memory TypeDDR SDRAM
Memory Size1G (256M x 4)
Speed6ns
InterfaceParallel
Voltage - Supply2.3 V ~ 2.7 V
Operating Temperature0°C ~ 70°C
Package / Case66-TSSOP (0.400", 10.16mm Width)
Supplier Device Package66-TSOP
1Gb: x4, x8, x16 DDR SDRAM
Features
DDR SDRAM
MT46V256M4 – 64 Meg x 4 x 4 Banks
MT46V128M8 – 32 Meg x 8 x 4 Banks
MT46V64M16 – 16 Meg x 16 x 4 Banks
Features
• V
DD
= 2.5V ±0.2V, V
DD
Q = 2.5V ±0.2V
V
DD
= 2.6V ±0.1V, V
DD
Q = 2.6V ±0.1V (DDR400)
• Bidirectional data strobe (DQS) transmitted/
received with data, that is, source-synchronous data
capture (x16 has two – one per byte)
• Internal, pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data
(x16 has two – one per byte)
• Programmable burst lengths (BL): 2, 4, or 8
• Auto refresh and self refresh modes
• Longer-lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2 compatible)
• Concurrent auto precharge option is supported
t
RAS lockout supported (
t
RAP =
t
RCD)
Options
• Configuration
256 Meg x 4 (64 Meg x 4 x 4 banks)
128 Meg x 8 (32 Meg x 8 x 4 banks)
64 Meg x 16 (16 Meg x 16 x 4 banks)
• Plastic package – OCPL
66-pin TSOP
(400-mil width, 0.65mm pin pitch)
66-pin TSOP (Pb-free)
(400-mil width, 0.65mm pin pitch)
• Timing – cycle time
5.0ns @ CL = 3 (DDR400B)
6.0ns @ CL = 2.5 (DDR333B)
2
7.5ns @ CL = 2.5 (DDR266B)
2
• Temperature rating
Commercial (0qC to +70qC)
Industrial (–40°C to +85°C)
• Revision
Marking
256M4
128M8
64M16
TG
P
-5B
1
-6T
-75
None
IT
:A
Notes: 1. Not recommended for new designs.
2. See Table 3 on page 2 for module
compatibility.
Table 1:
Key Timing Parameters
CL = CAS (READ) latency; data-out window is MIN clock rate with 50 percent duty cycle at CL = 2.5
Clock Rate (MHz)
Data-Out
Window
1.6ns
2.0ns
2.5ns
Access
Window
±0.70ns
±0.70ns
±0.75ns
DQS–DQ
Skew
0.40ns
0.45ns
0.50ns
Speed Grade
-5B
-6T
-75
CL = 2
133
133
100
CL = 2.5
167
167
133
CL = 3
200
n/a
n/a
PDF: 09005aef80a2f898/Source: 09005aef82a95a3a
1Gb_DDR_x4x8x16_D1.fm - 1Gb DDR: Rev. J, Core DDR: Rev. E 7/11 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2003 Micron Technology, Inc. All rights reserved.
Heilongjiang University of Science and Technology is going against the will of heaven!
[i=s]This post was last edited by paulhyde on 2014-9-15 03:03[/i] Heilongjiang University of Science and Technology This is going against the will of heaven!...
18246193969 Electronics Design Contest
Can you guys help me see if these capacitors can be replaced with bigger ones?
The board is made based on the circuit in LAUNCHPAD, but I don't have capacitors of this capacity on hand. Will it have any effect if I replace them with 47UF? ? ? ?...
jetlin1992 Microcontroller MCU
Use f149 to display pictures; there is a problem with my program; please give me some advice
//************************************************************************ //12864 image display//************************************************************************ #include #define CPU_F ((doub...
恩施牧童1991 Microcontroller MCU
The top-level module calls the port signal of the bottom-level module, and an error occurs during simulation~~~
The design is a three-level module , the top module topcpu.v, the middle module cpu.v, the bottom module adr.v. I call the port signal pc_a ddr of adr in topcpu.v , and an error occurs during simulati...
pxpwoa FPGA/CPLD
[CH554 free evaluation follow-up improvements] Summary of CH554 evaluation board improvements
[i=s]This post was last edited by Qinheng USB MCU on 2018-2-26 15:51[/i] [p=30, 2, left][font=黑体][size=3]Hello everyone, regarding the previous free application for the CH554 evaluation board evaluati...
沁恒USB单片机 MCU
VS2005 VS2008 Mobile5PPC
I have both VS2005 and VS2008 installed on my machine. When I install the Mobile5PPC SDK, it always links to VS2008. How can I link to VS2005?...
zhao123ou Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 540  2371  1924  1860  2898  11  48  39  38  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号