EEWORLDEEWORLDEEWORLD

Part Number

Search

DS21552GN

Description
IC txrx T1 1-chip 5V 100-bga
Categorysemiconductor    Analog mixed-signal IC   
File Size1016KB,137 Pages
ManufacturerMaxim
Websitehttps://www.maximintegrated.com/en.html
Download Datasheet Parametric Compare View All

DS21552GN Overview

IC txrx T1 1-chip 5V 100-bga

DS21552GN Parametric

Parameter NameAttribute value
Datasheets
DS21352, DS21552
Product Photos
100-CSBGA_21-0153B
Mfg Application Notes
DS21352/552, DS2151, DS2152, DS2141A, DS21Q42 Programming SLC-96
DS2151 Implementation of ANSI T1.231-1993
Standard Package1
CategoryIntegrated Circuits (ICs)
FamilyInterface - Telecom
PackagingTray
FunctiSingle-Chip Transceive
InterfaceE1, HDLC, J1, T1
Number of Circuits1
Voltage - Supply4.75 V ~ 5.25 V
Current - Supply75mA
Power (Watts)-
Operating Temperature0°C ~ 70°C
Mounting TypeSurface Mou
Package / Case100-LFBGA, CSPBGA
Supplier Device Package100-CSBGA (10x10)
IncludesDSX-1 and CSU Line Build-Out Generator, HDLC Controller, In-Band Loop Code Generator and Detec
3.3V DS21352 and 5V DS21552
T1 Single-Chip Transceivers
www.maxim-ic.com
FEATURES
§
§
§
§
§
§
§
§
§
§
§
§
§
§
§
§
Complete DS1/ISDN–PRI/J1 transceiver functionality
Long and Short haul LIU
Crystal–less jitter attenuator
Generates DSX–1 and CSU line build-outs
HDLC controller with 64-byte buffers Configurable for
FDL or DS0 operation
Dual two–frame elastic store slip buffers that can
connect to asynchronous backplanes up to 8.192MHz
8.192MHz clock output locked to RCLK
Interleaving PCM Bus Operation
Per-channel loopback and idle code insertion
8-bit parallel control port muxed or nonmuxed buses
(Intel or Motorola)
Programmable output clocks for Fractional T1
Fully independent transmit and receive functionality
Generates/detects in-band loop codes from 1 to 8 bits
in length including CSU loop codes
IEEE 1149.1 JTAG-Boundary Scan
Pin compatible with DS2152/54/354/554 SCTs
100-pin LQFP package (14 mm x 14 mm) 3.3V
(DS21352) or 5V (DS21552) supply; low power
CMOS
PIN ASSIGNMENT
DS21352
DS21552
100
1
ORDERING INFORMATION
DS21352L
DS21352LN
DS21552L
DS21552LN
(0°C to +70°C)
(-40°C to +85°C)
(0°C to +70°C)
(-40°C to +85°C)
DESCRIPTION
The DS21352/552 T1 single-chip transceiver contains all of the necessary functions for connection to T1
lines whether they are DS1 long haul or DSX–1 short haul. The clock recovery circuitry automatically
adjusts to T1 lines from 0 feet to over 6000 feet in length. The device can generate both DSX–1 line build
outs as well as CSU line build-outs of -7.5dB, -15dB, and -22.5dB. The onboard jitter attenuator
(selectable to either 32 bits or 128 bits) can be placed in either the transmit or receive data paths. The
framer locates the frame and multiframe boundaries and monitors the data stream for alarms. It is also
used for extracting and inserting robbed-bit signaling data and FDL data. The device contains a set of
internal registers which the user can access and control the operation of the unit. Quick access via the
parallel control port allows a single controller to handle many T1 lines. The device fully meets all of the
latest T1 specifications including ANSI T1.403-1995, ANSI T1.231-1993, AT&T TR 62411 (12–90),
AT&T TR54016, and ITU G.703, G.704, G.706, G.823, and I.431.
1 of 137
120501

DS21552GN Related Products

DS21552GN DS21552G DS21352LBN
Description IC txrx T1 1-chip 5V 100-bga IC txrx T1 1-chip 5V 100-bga Telecom Interface ICs
Standard Package 1 1 -
Category Integrated Circuits (ICs) Integrated Circuits (ICs) -
Family Interface - Telecom Interface - Telecom -
Packaging Tray Tray -
Functi Single-Chip Transceive Single-Chip Transceive -
Interface E1, HDLC, J1, T1 E1, HDLC, J1, T1 -
Number of Circuits 1 1 -
Voltage - Supply 4.75 V ~ 5.25 V 4.75 V ~ 5.25 V -
Current - Supply 75mA 75mA -
Operating Temperature 0°C ~ 70°C 0°C ~ 70°C -
Mounting Type Surface Mou Surface Mou -
Package / Case 100-LFBGA, CSPBGA 100-LFBGA, CSPBGA -
Supplier Device Package 100-CSBGA (10x10) 100-CSBGA (10x10) -
Includes DSX-1 and CSU Line Build-Out Generator, HDLC Controller, In-Band Loop Code Generator and Detec DSX-1 and CSU Line Build-Out Generator, HDLC Controller, In-Band Loop Code Generator and Detec -

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 175  717  266  2175  176  4  15  6  44  24 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号