EEWORLDEEWORLDEEWORLD

Part Number

Search

MT47H32M16CC-37E L:B

Description
IC ddr2 sdram 512mbit 84fbga
Categorystorage   
File Size2MB,133 Pages
ManufacturerMicron
Websitehttp://www.micron.com/
Environmental Compliance  
Download Datasheet Parametric View All

MT47H32M16CC-37E L:B Overview

IC ddr2 sdram 512mbit 84fbga

MT47H32M16CC-37E L:B Parametric

Parameter NameAttribute value
Datasheets
MT47Hxx(x)M4/8/16
Product Photos
84 FBGA Package
Standard Package1,000
CategoryIntegrated Circuits (ICs)
FamilyMemory
PackagingTray
Format - MemoryRAM
Memory TypeDDR2 SDRAM
Memory Size512M (32M x 16)
Speed3.75ns
InterfaceParallel
Voltage - Supply1.7 V ~ 1.9 V
Operating Temperature0°C ~ 85°C
Package / Case84-TFBGA
Supplier Device Package84-FBGA (12x12.5)
512Mb: x4, x8, x16 DDR2 SDRAM
Features
DDR2 SDRAM
MT47H128M4 – 32 Meg x 4 x 4 banks
MT47H64M8 – 16 Meg x 8 x 4 banks
MT47H32M16 – 8 Meg x 16 x 4 banks
Features
V
DD
= 1.8V ±0.1V, V
DDQ
= 1.8V ±0.1V
JEDEC-standard 1.8V I/O (SSTL_18-compatible)
Differential data strobe (DQS, DQS#) option
4n-bit prefetch architecture
Duplicate output strobe (RDQS) option for x8
DLL to align DQ and DQS transitions with CK
4 internal banks for concurrent operation
Programmable CAS latency (CL)
Posted CAS additive latency (AL)
WRITE latency = READ latency - 1
t
CK
Selectable burst lengths: 4 or 8
Adjustable data-output drive strength
64ms, 8192-cycle refresh
On-die termination (ODT)
Industrial temperature (IT) option
RoHS-compliant
Supports JEDEC clock jitter specification
Options
1
• Configuration
– 128 Meg x 4 (32 Meg x 4 x 4 banks)
– 64 Meg x 8 (16 Meg x 8 x 4 banks)
– 32 Meg x 16 (8 Meg x 16 x 4 banks)
• FBGA package (Pb-free) – x16
– 84-ball FBGA (8mm x 12.5mm) Rev. G
– 84-ball FBGA (8mm x 12.5mm) Rev. H
• FBGA package (Pb-free) – x4, x8
– 60-ball FBGA (8mm x 10mm) Rev. G
– 60-ball FBGA (8mm x 10mm) Rev. H
• FBGA package (lead solder) – x16
– 84-ball FBGA (8mm x 12.5mm) Rev. G
• FBGA package (lead solder) – x4, x8
– 60-ball FBGA (8mm x 10mm) Rev. G
• Timing – cycle time
– 1.875ns @ CL = 7 (DDR2-1066)
– 2.5ns @ CL = 5 (DDR2-800)
– 3.0ns @ CL = 5 (DDR2-667)
• Self refresh
– Standard
– Low-power
• Operating temperature
– Commercial (0°C
T
C
+85°C)
2
– Industrial (–40°C
T
C
+95°C;
–40°C
T
A
+85°C)
• Revision
Notes:
Marking
128M4
64M8
32M16
HR
NF
CF
SH
HW
JN
-187E
-25E
-3
None
L
None
IT
:G/:H
1. Not all options listed can be combined to
define an offered product. Use the Part
Catalog Search on
www.micron.com
for
product offerings and availability.
2. For extended CT operating temperature see
I
DD
Table 11 (page 29), Note 7.
Table 1: Key Timing Parameters
Data Rate (MT/s)
Speed Grade
-187E
-25E
-3
CL = 3
400
400
400
CL = 4
533
533
533
CL = 5
800
800
667
CL = 6
800
800
n/a
CL = 7
1066
n/a
n/a
t
RC
(ns)
54
55
55
PDF: 09005aef85651470
512MbDDR2.pdf - Rev. W 04/14 EN
1
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2004 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
Analysis of technical challenges and solutions for consumer electronics IC integration
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 20:02[/i]The main obstacle to higher integration of ICs in consumer electronics is that different types of circuits - mainly digital, mixe...
xianfeng Mobile and portable
2011 DSP and Embedded System Technology Seminar is about to be held
Interested friends can pay attention to:With the development of electronic information technology and industry, the development and application of embedded systems based on DSP and multi-core CPUs hav...
soso Embedded System
Car speed collection
Can you give me a code or idea for reference? I just applied and don't have any points. I will definitely give you QQ79584321 when I have them....
yelanghijie Robotics Development
STM32 brake usage problem
When using STM32 to generate PWM waves, if the brake signal is set to high level valid, the brake interrupt program will be executed regardless of whether the brake input terminal is 0 or 1. If the br...
迷雾重重 stm32/stm8
I don't understand, help. I can't find the components inside.
urgent need....
乔乔帮主 PCB Design
High reliability and fault tolerant MIL-STD-1553A/B bus controller IP core
FBIP1553FT —— High-reliability fault-tolerant MIL-STD-1553A/B bus controller IP core 1. Complies with MIL-STD-1553A/B standards and supports all protocols specified in MIL-STD-1553A/B 2. Can be config...
jonluo FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2361  500  161  1413  1941  48  11  4  29  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号