EEWORLDEEWORLDEEWORLD

Part Number

Search

MT47H32M16CC-5E:B

Description
IC ddr2 sdram 512mbit 5ns 84fbga
Categorystorage   
File Size2MB,133 Pages
ManufacturerMicron
Websitehttp://www.micron.com/
Environmental Compliance  
Download Datasheet Parametric View All

MT47H32M16CC-5E:B Overview

IC ddr2 sdram 512mbit 5ns 84fbga

MT47H32M16CC-5E:B Parametric

Parameter NameAttribute value
Datasheets
MT47Hxx(x)M4/8/16
Product Photos
84 FBGA Package
Standard Package1,000
CategoryIntegrated Circuits (ICs)
FamilyMemory
PackagingTray
Format - MemoryRAM
Memory TypeDDR2 SDRAM
Memory Size512M (32M x 16)
Speed5ns
InterfaceParallel
Voltage - Supply1.7 V ~ 1.9 V
Operating Temperature0°C ~ 85°C
Package / Case84-TFBGA
Supplier Device Package84-FBGA (12x12.5)
512Mb: x4, x8, x16 DDR2 SDRAM
Features
DDR2 SDRAM
MT47H128M4 – 32 Meg x 4 x 4 banks
MT47H64M8 – 16 Meg x 8 x 4 banks
MT47H32M16 – 8 Meg x 16 x 4 banks
Features
V
DD
= 1.8V ±0.1V, V
DDQ
= 1.8V ±0.1V
JEDEC-standard 1.8V I/O (SSTL_18-compatible)
Differential data strobe (DQS, DQS#) option
4n-bit prefetch architecture
Duplicate output strobe (RDQS) option for x8
DLL to align DQ and DQS transitions with CK
4 internal banks for concurrent operation
Programmable CAS latency (CL)
Posted CAS additive latency (AL)
WRITE latency = READ latency - 1
t
CK
Selectable burst lengths: 4 or 8
Adjustable data-output drive strength
64ms, 8192-cycle refresh
On-die termination (ODT)
Industrial temperature (IT) option
RoHS-compliant
Supports JEDEC clock jitter specification
Options
1
• Configuration
– 128 Meg x 4 (32 Meg x 4 x 4 banks)
– 64 Meg x 8 (16 Meg x 8 x 4 banks)
– 32 Meg x 16 (8 Meg x 16 x 4 banks)
• FBGA package (Pb-free) – x16
– 84-ball FBGA (8mm x 12.5mm) Rev. G
– 84-ball FBGA (8mm x 12.5mm) Rev. H
• FBGA package (Pb-free) – x4, x8
– 60-ball FBGA (8mm x 10mm) Rev. G
– 60-ball FBGA (8mm x 10mm) Rev. H
• FBGA package (lead solder) – x16
– 84-ball FBGA (8mm x 12.5mm) Rev. G
• FBGA package (lead solder) – x4, x8
– 60-ball FBGA (8mm x 10mm) Rev. G
• Timing – cycle time
– 1.875ns @ CL = 7 (DDR2-1066)
– 2.5ns @ CL = 5 (DDR2-800)
– 3.0ns @ CL = 5 (DDR2-667)
• Self refresh
– Standard
– Low-power
• Operating temperature
– Commercial (0°C
T
C
+85°C)
2
– Industrial (–40°C
T
C
+95°C;
–40°C
T
A
+85°C)
• Revision
Notes:
Marking
128M4
64M8
32M16
HR
NF
CF
SH
HW
JN
-187E
-25E
-3
None
L
None
IT
:G/:H
1. Not all options listed can be combined to
define an offered product. Use the Part
Catalog Search on
www.micron.com
for
product offerings and availability.
2. For extended CT operating temperature see
I
DD
Table 11 (page 29), Note 7.
Table 1: Key Timing Parameters
Data Rate (MT/s)
Speed Grade
-187E
-25E
-3
CL = 3
400
400
400
CL = 4
533
533
533
CL = 5
800
800
667
CL = 6
800
800
n/a
CL = 7
1066
n/a
n/a
t
RC
(ns)
54
55
55
PDF: 09005aef85651470
512MbDDR2.pdf - Rev. W 04/14 EN
1
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2004 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
The open source shared "FPGA Practice Manual" is an engineering technology practice manual for FPGA learning, advanced development, etc.
"FPGA Practical Manual" is an engineering technology practice manual for FPGA learning, advanced development, etc. The main content is: FPGA basic design module, advanced design module, with pictures ...
王WJR FPGA/CPLD
Embedded software procurement, supplier quality assurance
Recruitment: I need friends who work in embedded software procurement (more than 2 years of work experience) or suppliers' quality assurance (more than 4 years of work experience). It is a large-scale...
xiongbg Embedded System
Paid help!! Help~~
I am a student studying abroad. I chose a course that requires FPGA programming without thinking. Now I am exhausted by several assignments. I heard that many people gathered here, so I came here to a...
RaistlinMING FPGA/CPLD
【ST Motor Evaluation】5. Evaluation Tasks 2 and 3
[i=s] This post was last edited by my student number on 2018-7-3 22:44 [/i] [size=3]Task 2 and Task 3 of this activity are as follows: [/size] [size=3]Task 2: Get the key variables during FOC control:...
我的学号 stm32/stm8
Problems with ADC sampling and controlling PWM output
The function I need now is: after a certain period of time, sample the voltage, and then drive the motor to adjust the voltage when it exceeds the target value, stop when it reaches the target value, ...
DJZ Microcontroller MCU
Data transmission between STM32 and AD5761
STM32 and AD5761 data transmission, the output voltage is 0...
1094625980@qq stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1314  870  164  211  2041  27  18  4  5  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号