EEWORLDEEWORLDEEWORLD

Part Number

Search

CYDD18S36V18-167BBXC

Description
IC sram 18mbit 167mhz 256fbga
Categorystorage   
File Size983KB,53 Pages
ManufacturerCypress Semiconductor
Environmental Compliance  
Download Datasheet Parametric Compare View All

CYDD18S36V18-167BBXC Overview

IC sram 18mbit 167mhz 256fbga

CYDD18S36V18-167BBXC Parametric

Parameter NameAttribute value
Datasheets
FullFlex DDR Dual-Port SRAM
Product Photos
256-LFBGA
Standard Package84
CategoryIntegrated Circuits (ICs)
FamilyMemory
PackagingTray
Format - MemoryRAM
Memory TypeSRAM - Dual Port, Synchronous
Memory Size18M (256K x 36 x 2 or 256K x 72)
Speed167MHz
InterfaceParallel
Voltage - Supply1.42 V ~ 1.58 V, 1.7 V ~ 1.9 V
Operating Temperature0°C ~ 70°C
Package / Case256-LBGA
Supplier Device Package256-FBGA (17x17)
FullFlex
FullFlex™ Synchronous
DDR Dual-Port SRAM
Features
• True dual-ported memory allows simultaneous access
to the shared array from each port
• Synchronous pipelined operation with selectable
Double Data Rate (DDR) or Single Data Rate (SDR)
operation on each port
— DDR interface at 200 MHz
— SDR interface at 250 MHz
— Up to 36-Gb/s bandwidth (250 MHz * 72 bit * 2 ports)
• Selectable pipelined or flow-through mode
• 1.5V or 1.8V core power supply
• Commercial and Industrial temperature ranges
• IEEE 1149.1 JTAG boundary scan
• Available in 484-ball PBGA Packages and 256-ball
FBGA Packages
• FullFlex72 family
— 18 Mbit: 256K x 36 x 2 DDR or 256K x 72 SDR
(CYDD18S72V18)
— 9 Mbit: 128K x 36 x 2 DDR or 128K x 72 SDR
(CYDD09S72V18)
— 4 Mbit: 64K x 36 x 2 DDR or 64 x 72 SDR
(CYDD04S72V18)
• FullFlex36 family
— 36 Mbit: 512K x 36 x 2 DDR (CYDD36S36V18)
— 18 Mbit: 256K x 36 x 2 DDR (CYDD18S36V18)
— 9 Mbit: 128K x 36 x 2 DDR (CYDD09S36V18)
— 4 Mbit: 64K x 36 x 2 DDR (CYDD04S36V18)
• FullFlex18 family
— 36 Mbit: 1M x 18 x 2 DDR (CYDD36S18V18)
— 18 Mbit: 512K x 18 x 2 DDR (CYDD18S18V18)
— 9 Mbit: 256K x 18 x 2 DDR (CYDD09S18V18)
— 4 Mbit: 128K x 18 x 2 DDR (CYDD04S18V18)
• Built-in deterministic access control to manage
address collisions
— Deterministic flag output upon collision detection
— Collision detection on back-to-back clock cycles
— First Busy Address readback
• Advanced features for improved high-speed data
transfer and flexibility
— Variable Impedance Matching (VIM)
— Echo clocks
— Selectable LVTTL (3.3V), Extended HSTL
(1.4V–1.9V), 1.8V LVCMOS, or 2.5V LVCMOS I/O on
each port
— Burst counters for sequential memory access
— Mailbox with interrupt flags for message passing
— Dual Chip Enables for easy depth expansion
Functional Description
The FullFlex™ Dual-Port SRAM families consist of 4-Mbit,
9-Mbit, 18-Mbit, and 36-Mbit synchronous, true dual-port static
RAMs that are high-speed, low-power 1.8V/1.5V CMOS. Two
ports are provided, allowing the array to be accessed simulta-
neously. Simultaneous access to a location triggers determin-
istic access control. For FullFlex72, these ports can operate
independently in DDR mode with 36-bit bus widths or in SDR
mode with 72-bit bus widths. For FullFlex36 and FullFlex18,
the ports operate in DDR mode only. Each port can be
independently configured for two pipelined stages for SDR
mode or 2.5 stages in DDR mode. Each port can also be
configured to operate in pipelined or flow-through mode in
SDR mode.
Advanced features include built-in deterministic access
control to manage address collisions during simultaneous
access to the same memory location, Variable Impedance
Matching (VIM) to improve data transmission by matching the
output driver impedance to the line impedance, and echo
clocks to improve data transfer.
To reduce the static power consumption, chip enables can be
used to power down the internal circuitry. The number of
cycles of latency before a change in CE0 or CE1 will enable
or disable the databus matches the number of cycles of read
latency selected for the device. In order for a valid write or read
to occur, both chip enable inputs on a port must be active.
Each port contains an optional burst counter on the input
address register. After externally loading the counter with the
initial address, the counter will increment the address inter-
nally.
Additional features of this device include a mask register and
a mirror register to control counter increments and
wrap-around. The counter-interrupt (CNTINT) flags notify the
host that the counter will reach maximum count value on the
next clock cycle. The host can read the burst-counter internal
address, mask register address, and busy address on the
address lines. The host can also load the counter with the
address stored in the mirror register by utilizing the retransmit
functionality. Mailbox interrupt flags can be used for message
passing, and JTAG boundary scan and asynchronous Master
Reset (MRST) are also available. The logic block diagram in
Figure 1
displays these features.
The FullFlex72 DDR family of devices is offered in a 484-ball
plastic BGA package. The FullFlex36 and FullFlex18 DDR
only families of devices are offered in both 484-ball and
256-ball fine pitch BGA packages.
Cypress Semiconductor Corporation
Document #: 38-06072 Rev. *I
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised December 21, 2006
[+] Feedback

CYDD18S36V18-167BBXC Related Products

CYDD18S36V18-167BBXC CYDD09S36V18-167BBXC CYDD09S36V18-200BBXC CYDD09S36V18-167BBXI
Description IC sram 18mbit 167mhz 256fbga IC sram 9mbit 167mhz 256fbga IC sram 9mbit 200mhz 256fbga IC sram 9mbit 167mhz 256fbga
Standard Package 84 84 84 84
Category Integrated Circuits (ICs) Integrated Circuits (ICs) Integrated Circuits (ICs) Integrated Circuits (ICs)
Family Memory Memory Memory Memory
Packaging Tray Tray Tray Tray
Format - Memory RAM RAM RAM RAM
Memory Type SRAM - Dual Port, Synchronous SRAM - Dual Port, Synchronous SRAM - Dual Port, Synchronous SRAM - Dual Port, Synchronous
Memory Size 18M (256K x 36 x 2 or 256K x 72) 9M (128K x 36 x 2) 9M (128K x 36 x 2) 9M (128K x 36 x 2)
Speed 167MHz 167MHz 200MHz 167MHz
Interface Parallel Parallel Parallel Parallel
Voltage - Supply 1.42 V ~ 1.58 V, 1.7 V ~ 1.9 V 1.42 V ~ 1.58 V, 1.7 V ~ 1.9 V 1.42 V ~ 1.58 V, 1.7 V ~ 1.9 V 1.42 V ~ 1.58 V, 1.7 V ~ 1.9 V
Operating Temperature 0°C ~ 70°C 0°C ~ 70°C 0°C ~ 70°C -40°C ~ 85°C
Package / Case 256-LBGA 256-LBGA 256-LBGA 256-LBGA
Supplier Device Package 256-FBGA (17x17) 256-FBGA (17x17) 256-FBGA (17x17) 256-FBGA (17x17)

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2728  931  2914  2692  473  55  19  59  10  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号