EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1313BV18-167BZCT

Description
IC sram 18mbit 167mhz 165fbga
Categorystorage   
File Size4MB,28 Pages
ManufacturerCypress Semiconductor
Download Datasheet Parametric Compare View All

CY7C1313BV18-167BZCT Online Shopping

Suppliers Part Number Price MOQ In stock  
CY7C1313BV18-167BZCT - - View Buy Now

CY7C1313BV18-167BZCT Overview

IC sram 18mbit 167mhz 165fbga

CY7C1313BV18-167BZCT Parametric

Parameter NameAttribute value
Datasheets
CY7C131x/1911BV18
Product Photos
165-LFBGA
Standard Package1,000
CategoryIntegrated Circuits (ICs)
FamilyMemory
PackagingTape & Reel (TR)
Format - MemoryRAM
Memory TypeSRAM - Synchronous, QDR II
Memory Size18M (1M x 18)
Speed167MHz
InterfaceParallel
Voltage - Supply1.7 V ~ 1.9 V
Operating Temperature0°C ~ 70°C
Package / Case165-LBGA
Supplier Device Package165-FBGA (13x15)
CY7C1311BV18
CY7C1911BV18
CY7C1313BV18
CY7C1315BV18
18-Mbit QDR™-II SRAM 4-Word
Burst Architecture
Features
• Separate Independent Read and Write data ports
— Supports concurrent transactions
• 300-MHz clock for high bandwidth
• 4-Word Burst for reducing address bus frequency
• Double Data Rate (DDR) interfaces on both Read and
Write ports (data transferred at 600 MHz) at 300 MHz
• Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
• Two input clocks for output data (C and C) to minimize
clock-skew and flight-time mismatches
• Echo clocks (CQ and CQ) simplify data capture in
high-speed systems
• Single multiplexed address input bus latches address
inputs for both Read and Write ports
• Separate Port Selects for depth expansion
• Synchronous internally self-timed writes
• Available in x 8, x 9, x 18, and x 36 configurations
• Full data coherency providing most current data
• Core V
DD
= 1.8 (±0.1V); I/O V
DDQ
= 1.4V to V
DD
• Available in 165-ball FBGA package (13 x 15 x 1.4 mm)
• Offered in both lead-free and non-lead free packages
• Variable drive HSTL output buffers
• JTAG 1149.1 compatible test access port
• Delay Lock Loop (DLL) for accurate data placement
Functional Description
The CY7C1311BV18, CY7C1911BV18, CY7C1313BV18, and
CY7C1315BV18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR™-II architecture. QDR-II architecture
consists of two separate ports to access the memory array.
The Read port has dedicated Data Outputs to support Read
operations and the Write port has dedicated Data Inputs to
support Write operations. QDR-II architecture has separate
data inputs and data outputs to completely eliminate the need
to “turn-around” the data bus required with common I/O
devices. Access to each port is accomplished through a
common address bus. Addresses for Read and Write
addresses are latched on alternate rising edges of the input
(K) clock. Accesses to the QDR-II Read and Write ports are
completely independent of one another. In order to maximize
data throughput, both Read and Write ports are equipped with
Double Data Rate (DDR) interfaces. Each address location is
associated with four 8-bit words (CY7C1311BV18) or 9-bit
words (CY7C1911BV18) or 18-bit words (CY7C1313BV18) or
36-bit words (CY7C1315BV18) that burst sequentially into or
out of the device. Since data can be transferred into and out
of the device on every rising edge of both input clocks (K and
K and C and C), memory bandwidth is maximized while simpli-
fying system design by eliminating bus “turn-arounds”.
Depth expansion is accomplished with Port Selects for each
port. Port selects allow each port to operate independently.
All synchronous inputs pass through input registers controlled
by the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
Configurations
CY7C1311BV18 – 2M x 8
CY7C1911BV18 – 2M x 9
CY7C1313BV18 – 1M x 18
CY7C1315BV18 – 512K x 36
Selection Guide
300 MHz
Maximum Operating Frequency
Maximum Operating Current
300
550
278 MHz
278
530
250 MHz
250
500
200 MHz
200
450
167 MHz
167
400
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 38-05620 Rev. *C
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised June 27, 2006
[+] Feedback

CY7C1313BV18-167BZCT Related Products

CY7C1313BV18-167BZCT CY7C1315BV18-167BZCT
Description IC sram 18mbit 167mhz 165fbga IC sram 18mbit 167mhz 165fbga
【EEWORLD】"Simple DSP" series of learning activities (the seventh issue has been updated on November 7)
[font=宋体]【[/font][font=Times New Roman]EEWORLD[/font][font=宋体]】[/font][font=宋体][size=10.5pt]“Simple[/size][/font][size=10.5pt][font=Times New Roman]DSP[/font][/size][font=宋体][size=10.5pt]” series of l...
superwangyang Microcontroller MCU
Does Cellcore under CE6.0 already implement the GSM protocol stack for us? What does it mean that many companies hire people to design the GSM protocol stack?
Does Cellcore under CE6.0 already implement the GSM protocol stack for us? What does it mean that many companies hire people to design the GSM protocol stack?...
nillht Embedded System
Information about Linux firewall
Recently I looked at the implementation process of the firewall under Linux and uploaded some materials to share with you. Firewall implementation of Linux security systemAnalysis and application of l...
daicheng Linux and Android
Using timer interrupt to flash LED on 8962 board sent by TI
I want to use the timer interrupt to realize LED flashing on the 8962 board sent by TI. The code is found on the Internet, but after downloading it to the board, the function is not realized. I can't ...
yuanzhiqian Microcontroller MCU
Problems with asynchronous FIFO rate adjustment and rate recovery
I have been troubled by the problem of asynchronous FIFO recently. At the transmitting end, the code rate is adjusted, and a FIFO with a depth of 1bit*64word is used, the write clock is 64Kb/s, and th...
biyuming FPGA/CPLD
How to choose high conductivity and low energy consumption copper alloy elastic material solution
When designing connectors and various terminals of connectors, facing new control requirements such as cost, energy consumption, and temperature rise, it is necessary to update the selection of copper...
zhbpowerway Integrated technical exchanges

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2374  2409  2424  1413  1011  48  49  29  21  15 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号