EEWORLDEEWORLDEEWORLD

Part Number

Search

5962F0429901QYA

Description
IC FPGA, 1536 CLBS, 320640 GATES, CQFP288, CERAMIC, QFP-288, Field Programmable Gate Array
CategoryProgrammable logic devices    Programmable logic   
File Size925KB,38 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962F0429901QYA Overview

IC FPGA, 1536 CLBS, 320640 GATES, CQFP288, CERAMIC, QFP-288, Field Programmable Gate Array

5962F0429901QYA Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeQFP
package instructionFQFP,
Contacts288
Reach Compliance Codeunknown
Combined latency of CLB-Max1.01 ns
JESD-30 codeS-CQFP-G288
JESD-609 codee0
length40 mm
Configurable number of logic blocks1536
Equivalent number of gates320640
Number of terminals288
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize1536 CLBS, 320640 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeFQFP
Package shapeSQUARE
Package formFLATPACK, FINE PITCH
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusQualified
Maximum seat height2.42 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
width40 mm
Base Number Matches1
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
June 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA,208 PQFP, 280 PBGA, 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
Is there any way to increase the driving capability of P0 and P2?
As the title says... In addition to adding a pull-up resistor, is there any other way? Is there a dedicated chip or something like that? Thanks....
hcl4455 Embedded System
Elk, a tiny JS engine for embedded systems
Elk is a small embeddable JavaScript engine that implements a small subset of ES6. ELK is designed for microcontroller development and allows code to be developed in JavaScript instead of writing it i...
dcexpert MicroPython Open Source section
Recruiting part-time personnel for driver development
Our company is now recruiting authors of books on driver development. The salary is generous. If you are interested, you can contact me for details. QQ878298915. Please indicate the driver. Email pyq_...
wanglicha Embedded System
Regarding video equalizer, please answer a few common sense questions.
About Video Equalizer 1.What is silent output and what is its function? 2.What is bypass equalization and what is its function? 3.What is DC restoration and what is its function? 4.What is carrier det...
shijizai Analog electronics
Ask for help from experts to debug dsp_fpga hardware platform
Experts in Chengdu please help. Rewards are available. Negotiable. DSP is TI 6416. Connect flash, sbsram, sdram, etc. through fpga. I don't know why it always fails to adjust. I am facing graduation p...
arcsink Embedded System
Participating in the HELPER2416 development board student aid program: My first encounter with ARM9
[align=left]The first impression I got when I received the board was that it felt great [font=Calibri] :lol[/font], (everyone has posted photos of the board, so I won't post them here) After checking ...
我不懂 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2679  2612  2552  180  2416  54  53  52  4  49 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号