EEWORLDEEWORLDEEWORLD

Part Number

Search

9DB1200BGLFT

Description
PLL Based Clock Driver, 9DB Series, 24 True Output(s), 0 Inverted Output(s), PDSO64, 0.240 INCH , 0.020 INCH PITCH, ROHS COMPLIANT, MO-153, TSSOP-64
Categorylogic    logic   
File Size210KB,13 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric View All

9DB1200BGLFT Overview

PLL Based Clock Driver, 9DB Series, 24 True Output(s), 0 Inverted Output(s), PDSO64, 0.240 INCH , 0.020 INCH PITCH, ROHS COMPLIANT, MO-153, TSSOP-64

9DB1200BGLFT Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Objectid1122321293
package instructionTSSOP, TSSOP64,.32,20
Reach Compliance Codecompliant
series9DB
Input adjustmentDIFFERENTIAL MUX
JESD-30 codeR-PDSO-G64
JESD-609 codee3
length17 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
Humidity sensitivity level1
Number of functions1
Number of inverted outputs
Number of terminals64
Actual output times24
Maximum operating temperature70 °C
Minimum operating temperature
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP64,.32,20
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
power supply3.3 V
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.05 ns
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationDUAL
width6.1 mm
DATASHEET
Twelve Output Differential Buffer for PCIe Gen 1 and Gen 2
Description
DB1200 Intel Yellow Cover Device. The
ICS9DB1200
is an Intel
DB1200 Differential Buffer Specification device. This buffer
provides 12 differential clocks at frequencies ranging from
100MHz to 400 MHz. The
ICS9DB1200
is driven by a
differential output from a CK409B/CK410B/CK505 main clock
generator.
ICS9DB1200B
Features/Benefits
Spread spectrum modulation tolerant, 0 to -0.5% down
spread and +/- 0.25% center spread
Supports undriven differential outputs in Power Down Mode
for power management.
Output Features
12 - 0.7V current-mode differential output pairs.
Supports zero delay buffer mode and fanout mode.
Bandwidth programming available.
100-400 MHz operation in PLL mode
33-400 MHz operation in Bypass mode
Key Specifications
Output cycle-cycle jitter < 50ps.
Output to output skew: 50ps
Phase jitter: PCIe Gen2 < 3.1ps rms
64-pin TSSOP Package
Available in RoHS compliant packaging
Funtional Block Diagram
12
OE_(11:0)#
SRC_IN
SRC_IN#
SPREAD
COMPATIBLE
PLL
M
U
X
12
DIF(11:0))
FS(2:0)
HIGH_BW#
BYPASS#/PLL
VTTPWRGD#/PD
SMBDAT
SMBCLK
CONTROL
LOGIC
IREF
IDT
TM
/ICS
TM
Twelve Output Differential Buffer for PCIe Gen 1 and Gen 2
ICS9DB1200B
REV A 03/21/07

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1303  2682  161  1828  285  27  54  4  37  6 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号