EEWORLDEEWORLDEEWORLD

Part Number

Search

8N4Q001LG-1133CDI

Description
IC osc clock QD freq 10clcc
Categorysemiconductor    Analog mixed-signal IC   
File Size163KB,20 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet View All

8N4Q001LG-1133CDI Online Shopping

Suppliers Part Number Price MOQ In stock  
8N4Q001LG-1133CDI - - View Buy Now

8N4Q001LG-1133CDI Overview

IC osc clock QD freq 10clcc

Quad-Frequency Programmable XO IDT8N4Q001 REV G
DATA SHEET
General Description
The IDT8N4Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum high clock frequency and low phase noise performance.
The device accepts 2.5V or 3.3V supply and is packaged in a small,
lead-free (RoHS 6) 10-lead ceramic 5mm x 7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N4Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to four
independent PLL divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVDS clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.253ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.263ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
GND 3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
DD
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N4Q001
10-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N4Q001GCD
REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
The waveform of the PSIM simulation circuit is inconsistent with the data
The waveform of the PSIM simulation circuit is inconsistent with that in the data. According to the data, the waveform will be distorted when the input signal frequency is 10K and 100K. As shown in th...
QWE4562009 Analog electronics
Please help, why can't this program enter the interrupt service routine?
#include "stm32f10x_lib.h"void RCC_Configuration(void); void GPIO_Configuration(void); void NVIC_Configuration(void); void EXIT_Configuration(void);int main(void) {RCC_Configuration();NVIC_Configurati...
cainana123456 stm32/stm8
~~~When a low-frequency signal is superimposed on a DC system, how does the signal travel?
I would like to ask, if a low-frequency AC square wave signal (about plus or minus 30 to 40 volts) is added to a DC high-voltage system, how does the low-frequency signal go? I want to measure the vol...
木易725 Analog electronics
RF signal spurious issues
[i=s]This post was last edited by silent天狼 on 2014-1-26 13:25[/i] In low power state, the transmitted signal has no spurious signal. When the power transmission level is increased (increased by 4dbm),...
silent天狼 RF/Wirelessly
Two sets of EWB tutorials
...
wzt FPGA/CPLD
Today at 14:00, live broadcast with prizes: NXP's facial recognition technology solution based on i.MX RT106F
Today at 14:00, live broadcast with prizes: NXP's facial recognition technology solution based on i.MX RT106FClick here to enter the live broadcastLive broadcast time: May 20 (Thursday) 14:00-15:30 Li...
EEWORLD社区 RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 63  2658  56  1815  840  2  54  37  17  4 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号