EEWORLDEEWORLDEEWORLD

Part Number

Search

DS1021S-25+

Description
IC del LN 256tap 73.75ns 16soic
Categorylogic    logic   
File Size193KB,9 Pages
ManufacturerMaxim
Websitehttps://www.maximintegrated.com/en.html
Environmental Compliance
Download Datasheet Parametric View All

DS1021S-25+ Overview

IC del LN 256tap 73.75ns 16soic

DS1021S-25+ Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerMaxim
Parts packaging codeSOIC
package instruction0.300 INCH, LOW PROFILE, SOIC-16
Contacts16
Reach Compliance Codeunknown
ECCN codeEAR99
Other featuresPROGRAMMABLE USING 3-WIRE SERIAL PORT OR 8-BIT PARALLEL PORT
seriesCMOS/TTL
Input frequency maximum value (fmax)6.77966 MHz
JESD-30 codeR-PDSO-G16
JESD-609 codee3
length10.3 mm
Logic integrated circuit typeSILICON DELAY LINE
Number of functions1
Number of taps/steps255
Number of terminals16
Maximum operating temperature70 °C
Minimum operating temperature
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP16,.4
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)260
power supply5 V
Maximum supply current (ICC)30 mA
programmable delay lineYES
Prop。Delay @ Nom-Sup73.75 ns
Certification statusNot Qualified
Maximum seat height2.65 mm
Maximum supply voltage (Vsup)5.25 V
Minimum supply voltage (Vsup)4.75 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Total delay nominal (td)73.75 ns
width7.5 mm
Base Number Matches1
DS1021
Programmable 8-Bit
Silicon Delay Line
www.dalsemi.com
FEATURES
All-silicon time delay
Models with 0.25 ns and 0.5 ns steps
Programmable using 3-wire serial port or 8-
bit parallel port
Leading and trailing edge accuracy
Economical
Auto-insertable, low profile, 16-pin SOIC
package
Low-power CMOS
TTL/CMOS-compatible
Vapor phase, IR and wave solderable
PIN ASSIGNMENT
IN
E
Q/PO
P1
P2
P3
P4
GND
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
CC
OUT
S
P7
P6
C
P5
D
DS1021S 16-Pin SOIC (300-mil)
See Mech. Drawings Section
PIN DESCRIPTION
IN
P0-P7
GND
OUT
V
CC
S
E
C
Q
D
- Delay Input
- Parallel Program Pins
- Ground
- Delay Output
- +5 Volts
- Mode Select
- Enable
- Serial Port Clock
- Serial Data Output
- Serial Data Input
DESCRIPTION
The DS1021 Programmable 8-Bit Silicon Delay Line consists of an 8-bit, user-programmable CMOS
silicon integrated circuit. Delay values, programmed using either the 3-wire serial port or the 8-bit
parallel port, can be varied over 256 equal steps. The faster model (-25) offers a maximum delay of 73.75
ns with an incremental delay of 0.25 ns, while the slower model (-50) has a maximum delay of 137.5 ns
with an incremental delay of 0.5 ns. Both models have an inherent (step zero) delay of 10 ns. After the
user-determined delay, the input logic state is reproduced at the output without inversion. The DS1021 is
TTL- and CMOS-compatible, capable of driving 10 74LS-type loads, and features both rising and falling
edge accuracy.
The all-CMOS DS1021 integrated circuit has been designed as a reliable, economic alternative to hybrid
programmable delay lines. It is offered in a space-saving surface mount 16-pin SOIC.
1 of 9
111799

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 324  2013  1733  2228  2545  7  41  35  45  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号