EEWORLDEEWORLDEEWORLD

Part Number

Search

GTLP16T1655MTDX

Description
IC univ bus txrx 16bit 64tssop
Categorylogic    logic   
File Size102KB,13 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

GTLP16T1655MTDX Online Shopping

Suppliers Part Number Price MOQ In stock  
GTLP16T1655MTDX - - View Buy Now

GTLP16T1655MTDX Overview

IC univ bus txrx 16bit 64tssop

GTLP16T1655MTDX Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerFairchild
Parts packaging codeTSSOP
package instruction6.10 MM, MO-153EF, TSSOP-64
Contacts64
Reach Compliance Codeunknown
Control typeINDEPENDENT CONTROL
Counting directionBIDIRECTIONAL
seriesGTLP
JESD-30 codeR-PDSO-G64
JESD-609 codee3
length17 mm
Logic integrated circuit typeREGISTERED BUS TRANSCEIVER
MaximumI(ol)0.1 A
Humidity sensitivity level2
Number of digits8
Number of functions2
Number of ports2
Number of terminals64
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP64,.32,20
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
method of packingTAPE AND REEL
Peak Reflow Temperature (Celsius)260
power supply3.3 V
Maximum supply current (ICC)55 mA
Prop。Delay @ Nom-Sup5.7 ns
propagation delay (tpd)5.7 ns
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyBICMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
translateGTL/P & LVTTL
Trigger typePOSITIVE EDGE
width6.1 mm
Base Number Matches1
GTLP16T1655 16-Bit LVTTL/GTLP Universal Bus Transceiver with High Drive GTLP and Individual Byte Controls
August 1998
Revised January 2005
GTLP16T1655
16-Bit LVTTL/GTLP Universal Bus Transceiver
with High Drive GTLP and Individual Byte Controls
General Description
The GTLP16T1655 is a 16-bit universal bus transceiver
that provides LVTTL to GTLP signal level translation. It
allows for transparent, latched and clocked modes of data
transfer. The device provides a high speed interface
between cards operating at LVTTL logic levels and a back-
plane operating at GTLP logic levels. High speed back-
plane operation is a direct result of GTLP’s reduced output
swing (
<
1V), reduced input threshold levels and output
edge rate control. The edge rate control minimizes bus set-
tling time. GTLP is a Fairchild Semiconductor derivative of
the Gunning Transceiver Logic (GTL) JEDEC standard
JESD8-3.
Fairchild’s GTLP has internal edge-rate control and is pro-
cess, voltage, and temperature (PVT) compensated. Its
function is similar to BTL and GTL but with different output
levels and receiver threshold. GTLP output LOW level is
typically less than 0.5V, the output level HIGH is 1.5V and
the receiver threshold is 1.0V.
Features
s
Bidirectional interface between GTLP and LVTTL logic
levels
s
Variable edge rate control pin to select desired edge rate
on the GTLP backplane (V
ERC
)
s
V
REF
pin provides external supply reference voltage for
receiver threshold adjustibility
s
Special PVT compensation circuitry to provide consis-
tent performance over variations of process, supply volt-
age and temperature
s
TTL compatible driver and control inputs
s
Designed using Fairchild advanced BiCMOS technology
s
Bushold data inputs on A port to eliminate the need for
external pull-up resistors for unused inputs
s
Power up/down and power off high impedance for live
insertion
s
Open drain on GTLP to support wired-or connection
s
Flow through pinout optimizes PCB layout
s
D-type flip-flop, latch and transparent data paths
s
A Port source/sink
24mA/
+
24mA
s
B Port sink
+
100mA
s
Partitioned as two 8-bit transceivers with individual latch
timing and output control but with a common clock
s
External pin to pre-condition I/O capacitance to high
state (V
CCBIAS
)
Ordering Code:
Order Number
GTLP16T1655MTD
Package Number
MTD64
Package Description
64-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
© 2005 Fairchild Semiconductor Corporation
DS500172
www.fairchildsemi.com

GTLP16T1655MTDX Related Products

GTLP16T1655MTDX
Description IC univ bus txrx 16bit 64tssop
Is it Rohs certified? conform to
Maker Fairchild
Parts packaging code TSSOP
package instruction 6.10 MM, MO-153EF, TSSOP-64
Contacts 64
Reach Compliance Code unknown
Control type INDEPENDENT CONTROL
Counting direction BIDIRECTIONAL
series GTLP
JESD-30 code R-PDSO-G64
JESD-609 code e3
length 17 mm
Logic integrated circuit type REGISTERED BUS TRANSCEIVER
MaximumI(ol) 0.1 A
Humidity sensitivity level 2
Number of digits 8
Number of functions 2
Number of ports 2
Number of terminals 64
Maximum operating temperature 85 °C
Minimum operating temperature -40 °C
Output characteristics 3-STATE
Output polarity TRUE
Package body material PLASTIC/EPOXY
encapsulated code TSSOP
Encapsulate equivalent code TSSOP64,.32,20
Package shape RECTANGULAR
Package form SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
method of packing TAPE AND REEL
Peak Reflow Temperature (Celsius) 260
power supply 3.3 V
Maximum supply current (ICC) 55 mA
Prop。Delay @ Nom-Sup 5.7 ns
propagation delay (tpd) 5.7 ns
Certification status Not Qualified
Maximum seat height 1.2 mm
Maximum supply voltage (Vsup) 3.6 V
Minimum supply voltage (Vsup) 3 V
Nominal supply voltage (Vsup) 3.3 V
surface mount YES
technology BICMOS
Temperature level INDUSTRIAL
Terminal surface Matte Tin (Sn)
Terminal form GULL WING
Terminal pitch 0.5 mm
Terminal location DUAL
Maximum time at peak reflow temperature NOT SPECIFIED
translate GTL/P & LVTTL
Trigger type POSITIVE EDGE
width 6.1 mm
Base Number Matches 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2598  1093  2114  2738  1271  53  22  43  56  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号