EEWORLDEEWORLDEEWORLD

Part Number

Search

DSPA56721AG

Description
24-BIT, 200 MHz, OTHER DSP, PQFP144, 20 X 20 MM, 0.50 MM PITCH, ROHS COMPLIANT, PLASTIC, LQFP-144
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size1MB,54 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance
Download Datasheet Parametric View All

DSPA56721AG Overview

24-BIT, 200 MHz, OTHER DSP, PQFP144, 20 X 20 MM, 0.50 MM PITCH, ROHS COMPLIANT, PLASTIC, LQFP-144

DSPA56721AG Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerNXP
Parts packaging codeQFP
package instruction20 X 20 MM, 0.50 MM PITCH, ROHS COMPLIANT, PLASTIC, LQFP-144
Contacts144
Reach Compliance Codeunknown
ECCN code3A991
Other featuresALSO REQUIRES 3.3V I/O SUPPLY
Address bus width24
barrel shifterNO
boundary scanYES
maximum clock frequency200 MHz
External data bus width24
FormatFIXED POINT
Internal bus architectureMULTIPLE
JESD-30 codeS-PQFP-G144
JESD-609 codee3
length20 mm
low power modeNO
Humidity sensitivity level3
Number of terminals144
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage1.1 V
Minimum supply voltage0.9 V
Nominal supply voltage1 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width20 mm
uPs/uCs/peripheral integrated circuit typeDIGITAL SIGNAL PROCESSOR, OTHER
Base Number Matches1
Freescale Semiconductor
Data Sheet: Technical Data
Document Number: DSP56720EC
Rev. 5, 02/2009
DSP56720/DSP56721
Symphony
DSP56720/DSP56721
Multi-Core Audio Processors
The Symphony DSP56720/DSP56721 Multi-Core Audio
Processors are part of the DSP5672x family of programmable
CMOS DSPs, designed using multiple DSP56300 24-bit
cores.
The DSP56720/DSP56721 devices are intended for
automotive, consumer, and professional audio applications
that require high performance for audio processing. In
addition, the DSP56720 is ideally suited for applications that
need the capability to expand memory off-chip or to interface
to external parallel peripherals. Potential applications include
A/V receivers, HD-DVD and Blu-Ray players, car
audio/amplifiers, and professional recording equipment.
The DSP56720/DSP56721 devices excel at audio processing
for automotive and consumer audio applications requiring
high MIPs. Higher MIPs and memory requirements are driven
by the new high-definition audio standards (Dolby Digital+,
Dolby TrueHD, DTS-HD, for example) and the desire to
process multiple audio streams.
In addition, DSP56720/DSP56721 devices are optimal for the
professional audio market requiring audio recording, signal
processing, and digital audio synthesis.
The DSP56720/DSP56721 processors provide a wealth of
on-chip audio processing functions, via a plug and play
software architecture system that supports audio decoding
algorithms, various equalization algorithms, compression,
signal generator, tone control, fade/balance, level
meter/spectrum analyzer, among others. The
DSP56720/DSP56721 devices also support various matrix
decoders and sound field processing algorithms.
With two DSP56300 cores, a single DSP56720 or DSP56721
device can replace dual-DSP designs, saving costs while
meeting high MIPs requirements. Legacy peripherals from the
previous DSP5636x/7x families are included, as well as a
variety of new modules. Included among the new modules are
an Asynchronous Sample Rate Converter (ASRC), Inter-Core
DSP56720
144-Pin LQFP
20 mm
×
20 mm
0.5 mm pitch
DSP56721
80-Pin LQFP
14 mm
×
14 mm
0.65 mm pitch
144-Pin LQFP
20 mm
×
20 mm
0.5 mm pitch
Communication (ICC), an External Memory Controller
(EMC) to support SDRAM, and a Sony/Philips Digital
Interface (S/PDIF).
The DSP56720/DSP56721 offer 200 million instructions per
second (MIPs) per core using an internal 200 MHz clock.
The DSP56720/DSP56721 are high density CMOS devices
with 3.3 V inputs and outputs.
The DSP56720 device is slightly different than the DSP56721
device—the DSP56720 includes an external memory
interface while the DSP56721 device does not. The
DSP56720 block diagram is shown in
Figure 1;
the
DSP56721 block diagram is shown in
Figure 2.
Freescale reserves the right to change the detail specifications as may be required to permit
improvements in the design of its products.
© Freescale Semiconductor, Inc., 2009. All rights reserved.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2688  1777  535  2096  1713  55  36  11  43  35 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号