EEWORLDEEWORLDEEWORLD

Part Number

Search

V58C2512164SAT6

Description
Cache DRAM Module, 32MX16, 0.7ns, CMOS, PDSO66
Categorystorage    storage   
File Size906KB,60 Pages
ManufacturerProMOS Technologies Inc
Download Datasheet Parametric View All

V58C2512164SAT6 Overview

Cache DRAM Module, 32MX16, 0.7ns, CMOS, PDSO66

V58C2512164SAT6 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Objectid1126060211
package instructionTSSOP, TSSOP66,.46
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum access time0.7 ns
Maximum clock frequency (fCLK)166 MHz
I/O typeCOMMON
interleaved burst length2,4,8
JESD-30 codeR-PDSO-G66
memory density536870912 bit
Memory IC TypeCACHE DRAM MODULE
memory width16
Number of terminals66
word count33554432 words
character code32000000
Maximum operating temperature70 °C
Minimum operating temperature
organize32MX16
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP66,.46
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply2.5 V
Certification statusNot Qualified
refresh cycle8192
Continuous burst length2,4,8
Maximum standby current0.005 A
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal pitch0.635 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
V58C2512(804/404/164)SA
HIGH PERFORMANCE 512 Mbit DDR SDRAM
4 BANKS X 16Mbit X 8 (804)
4 BANKS X 32Mbit X 4 (404)
4 BANKS X 8Mbit X 16 (164)
4
DDR500
Clock Cycle Time (t
CK2.5
)
Clock Cycle Time (t
CK3
)
System Frequency (f
CK max
)
5ns
4ns
250 MHz
5
DDR400
5ns
5ns
200 MHz
6
DDR333
6ns
-
166 MHz
Features
High speed data transfer rates with system frequency
up to 250MHz
Data Mask for Write Control
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 2.5, 3
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length:
2, 4, 8 for Sequential Type
2, 4, 8 for Interleave Type
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 8096 cycles/64 ms
Available in 60 Ball FBGA AND 66 Pin TSOP II
SSTL-2 Compatible I/Os
Double Data Rate (DDR)
Bidirectional Data Strobe (DQS) for input and output
data, active on both edges
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
Power Supply 2.5V ± 0.2V for all products
tRAS lockout supported
Concurrent auto precharge option is supported
*Note:
(-4) Supports PC4000 module with 3-3-3 timing
(-5) Supports PC3200 module with 3-3-3 timing
(-6) Supports PC2700 module with 2.5-3-3 timing
Description
The V58C2512(804/404/164)SA is a four bank DDR
DRAM organized as 4 banks x 16Mbit x 8 (804), 4 banks x
32Mbit x 4 (404), 4 banks x 8Mbit x 16 (164). The
V58C2512(804/404/164)SA achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the output
data to a system clock.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
transactions are occurring on both edges of DQS.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
Device Usage Chart
Operating
Temperature
Range
0°C to 70°C
V58C2512(804/404/164)SA Rev.1.8 June 2008
Package Outline
JEDEC 66 TSOP II
60 FBGA
CK Cycle Time (ns)
-4
Power
Std.
-5
-6
L
Temperature
Mark
Blank
1
Electrostatic Capacitor Variable Capacitor
[p=20, null, left][color=rgb(73, 73, 73)][font=Verdana, sans-serif][size=12px]In recent years, the Near Field Communication (NFC) technology, which uses a frequency of about 13.56MHz, has been gradual...
wstt RF/Wirelessly
Development of network server based on CycloneV
[font=Helvetica, Arial, sans-serif][color=#000000]Thanks[/color][/font][color=#000][font=Helvetica, Arial, sans-serif]EEWORLD and Altera for providing such a great opportunity[/font][/color]...
hytz845 FPGA/CPLD
[Show samples] 25 pieces of five kinds of five samples O(∩_∩)O haha~
{:1_104:}It has been a long time since I applied for TI samples. This time, I took advantage of the forum activities to apply for some. O(∩_∩)O Haha~, I put together the small things I made now, thoug...
High哥 TI Technology Forum
Please help analyze the principle of these two N-MOS docking
I saw a circuit used to control heating, and I felt that these two MOS tubes were strange. Please help analyze the principle. The schematic circuit diagram is as followsThe input voltage is 25V, and t...
miniko Analog electronics
Challenge and collect cards | Light electric vehicles and power tools are just the right time, Infineon invites you to join the fun!
The Light Electric Vehicle (LEV) segment, which includes a variety of light electric vehicles such as electric scooters and bicycles, electric three-wheelers and electric forklifts, electric motorcycl...
EEWORLD社区 Integrated technical exchanges
Help: Program to initialize SD card SPI mode
I have just started to learn about this field. I want to write a simple reading and writing program for an SD card in SPI mode. I have only read the documents these two days but have no idea what to d...
shizhu72 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2529  2279  2744  2714  311  51  46  56  55  7 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号