EEWORLDEEWORLDEEWORLD

Part Number

Search

PPCEVAL-DS-8536

Description
board eval dev mcp8536
CategoryDevelopment board/suite/development tools   
File Size2MB,126 Pages
ManufacturerFREESCALE (NXP)
Environmental Compliance  
Download Datasheet View All

PPCEVAL-DS-8536 Overview

board eval dev mcp8536

Freescale Semiconductor
Data Sheet: Technical Data
Document Number: MPC8536EEC
Rev. 6, 09/2014
MPC8536E
MPC8536E PowerQUICC III
Integrated Processor
Hardware Specifications
• High-performance, 32-bit e500 core, scaling up to
1.5 GHz, that implements the Power Architecture®
technology
– 36-bit physical addressing
– Double-precision embedded floating point APU using
64-bit operands
– Embedded vector and scalar single-precision
floating-point APUs using 32- or 64-bit operands
– Memory management unit (MMU)
• Integrated L1/L2 cache
– L1 cache—32-Kbyte data and 32-Kbyte instruction
– L2 cache—512-Kbyte (8-way set associative)
• DDR2/DDR3 SDRAM memory controller with full ECC
support
– One 64-bit/32-bit data bus
– Up to 333-MHz clock (667-MHz data rate)
– Supporting up to 16 Gbytes of main memory
– Using ECC, detects and corrects all single-bit errors and
detects all double-bit errors and all errors within a nibble
– Invoke a level of system power management by
asserting MCKE SDRAM signal on-the-fly to put the
memory into a low-power sleep mode
– Both hardware and software options to support
battery-backed main memory
• Integrated security engine (SEC) optimized to process all
the algorithms associated with IPsec, IKE, SSL/TLS,
iSCSI, SRTP, IEEE Std 802.16e™, and 3GPP.
– XOR engine for parity checking in RAID storage
applications
• Enhanced Serial peripheral interfaces (eSPI)
– Support boot capability from eSPI
• Two enhanced three-speed Ethernet controllers (eTSECs)
with SGMII support
– Three-speed support (10/100/1000 Mbps)
– Two IEEE Std 802.3®, IEEE 802.3u, IEEE 802.3x,
IEEE 802.3z, IEEE 802.3ac, IEEE 802.3ab, and
IEEE Std 1588™-compatible controllers
MAPBGA–783
29 mm x 29 mm
– Support for various Ethernet physical interfaces: GMII,
TBI, RTBI, RGMII, MII, RGMII, RMII, and SGMII
– Support TCP/IP acceleration and QOS features
– MAC address recognition and RMON statistics support
– Support ARP parsing and generating wake-up events
based on the parsing results while in deep sleep mode
– Support accepting and storing packets while in deep
sleep mode
High-speed interfaces (multiplexed) supporting:
– Three PCI Express interfaces
– PCI Express 1.0a compatible
– One x8/x4/x2/x1 PCI Express interface
– Two x4/x2/x1 ports, or,
– One x4/x2/x1 port and Two x2/x1 ports
– Two SGMII interfaces
– Two Serial ATA (SATA) controllers support SATA I and
SATA I data rates
PCI 2.2 compatible PCI controller
Three universal serial bus (USB) dual-role controllers
comply with USB specification revision 2.0
133-MHz, 32-bit, enhanced local bus (eLBC) with memory
controller
Enhanced secured digital host controller (eSDHC) used for
SD/MMC card interface
– Support boot capability from eSDHC
Integrated four-channel DMA controller
Dual I
2
C and dual universal asynchronous
receiver/transmitter (DUART) support
Programmable interrupt controller (PIC)
Power management, low standby power
– Support Doze, Nap, Sleep, Jog, and Deep Sleep mode
– PMC wake on: LAN activity, USB connection or remote
wakeup, GPIO, internal timer, or external interrupt event
System performance monitor
IEEE Std 1149.1™-compatible, JTAG boundary scan
783-pin FC-PBGA package, 29 mm
×
29 mm
Freescale reserves the right to change the detail specifications as may be required
to permit improvements in the design of its products.
© 2009-2011, 2014 Freescale Semiconductor, Inc. All rights reserved.
May I ask which company's product SPC2811A is? I couldn't find it when I searched online?
As the title says, thank you very much! May I ask which company's product SPC2811A is? I couldn't find it online....
eedede Embedded System
Looking for the source code of the book "Windows WDM Device Driver Development Guide"
I'd be very grateful!! Thank you!!...
pd840228 Embedded System
World Transistor Handbook (Excel format).rar
Information: Good information http://www.cndzz.com/user/show/1443.htm...
maker Embedded System
Design of AGC intermediate frequency amplifier
Design of AGC intermediate frequency amplifier...
fighting Analog electronics
Dynamic digital tube display
[i=s] This post was last edited by paulhyde on 2014-9-15 09:04 [/i] Dynamic digital tube display program, hope it can help beginners~~...
xianghong123 Electronics Design Contest
【FPGA Tips】The meaning of SKEW
In the following logic, the data delay is very small (maximum 3.6ns). If the clock skew is small, the logic can run above 200MHZ. Due to the existence of clock skew, the influence of clock skew must b...
eeleader FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2135  4  2242  2629  2081  43  1  46  53  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号