EEWORLDEEWORLDEEWORLD

Part Number

Search

5V991A-5J

Description
PLL Based Clock Driver, 5V Series, 4 True Output(s), 0 Inverted Output(s), PQCC32, PLASTIC, LCC-32
Categorylogic    logic   
File Size97KB,8 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

5V991A-5J Overview

PLL Based Clock Driver, 5V Series, 4 True Output(s), 0 Inverted Output(s), PQCC32, PLASTIC, LCC-32

5V991A-5J Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeQFJ
package instructionQCCJ,
Contacts32
Reach Compliance Codecompliant
series5V
Input adjustmentSTANDARD
JESD-30 codeR-PQCC-J32
JESD-609 codee0
length13.97 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
Number of functions1
Number of inverted outputs
Number of terminals32
Actual output times4
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Package shapeRECTANGULAR
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)225
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.7 ns
Maximum seat height3.429 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width11.43 mm
minfmax85 MHz
Base Number Matches1
IDT5V991A
3.3V PROGRAMMABLE SKEW PLL CLOCK DRIVER TURBOCLOCK
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V PROGRAMMABLE
SKEW PLL CLOCK DRIVER
TURBOCLOCK™
FEATURES:
REF is 5V tolerant
4 pairs of programmable skew outputs
Low skew: 200ps same pair, 250ps all outputs
Selectable positive or negative edge synchronization:
Excellent for DSP applications
Synchronous output enable
Output frequency: 3.75MHz to 85MHz
2x, 4x, 1/2, and 1/4 outputs
3 skew grades:
IDT5V991A-2: t
SKEW0
<250ps
IDT5V991A-5: t
SKEW0
<500ps
IDT5V991A-7: t
SKEW0
<750ps
3-level inputs for skew and PLL range control
PLL bypass for DC testing
External feedback, internal loop filter
12mA balanced drive outputs
Low Jitter: <200ps peak-to-peak
Available in 32-pin PLCC Package
IDT5V991A
DESCRIPTION:
The IDT5V991A is a high fanout 3.3V PLL based clock driver intended
for high performance computing and data-communications applications. A
key feature of the programmable skew is the ability of outputs to lead or lag
the REF input signal. The IDT5V991A has eight programmable skew
outputs in four banks of 2. Skew is controlled by 3-level input signals that
may be hard-wired to appropriate HIGH-MID-LOW levels.
When the GND/sOE pin is held low, all the outputs are synchronously
enabled. However, if GND/sOE is held high, all the outputs except 3Q0 and
3Q1 are synchronously disabled.
Furthermore, when the V
CCQ
/PE is held high, all the outputs are
synchronized with the positive edge of the REF clock input. When V
CCQ
/
PE is held low, all the outputs are synchronized with the negative edge of
REF. Both devices have LVTTL outputs with 12mA balanced drive outputs.
FUNCTIONAL BLOCK DIAGRAM
GND/sOE
1Q
0
3
1F1:0
V
CCQ
/PE
Skew
Select
REF
PLL
FB
3
FS
Skew
Select
3
3
3F1:0
Skew
Select
3
3
4F1:0
4Q
0
4Q
1
3Q
0
3Q
1
3
3
2F1:0
2Q
0
2Q
1
1Q
1
Skew
Select
3
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2001
Integrated Device Technology, Inc.
OCTOBER 2008
DSC 5963/3

5V991A-5J Related Products

5V991A-5J 5V991A-7J 5V991A-2JI
Description PLL Based Clock Driver, 5V Series, 4 True Output(s), 0 Inverted Output(s), PQCC32, PLASTIC, LCC-32 PLL Based Clock Driver, 5V Series, 4 True Output(s), 0 Inverted Output(s), PQCC32, PLASTIC, LCC-32 PLL Based Clock Driver, 5V Series, 4 True Output(s), 0 Inverted Output(s), PQCC32, PLASTIC, LCC-32
Is it lead-free? Contains lead Contains lead Contains lead
Is it Rohs certified? incompatible incompatible incompatible
Parts packaging code QFJ QFJ QFJ
package instruction QCCJ, QCCJ, QCCJ, LDCC32,.5X.6
Contacts 32 32 32
Reach Compliance Code compliant compli not_compliant
series 5V 5V 5V
Input adjustment STANDARD STANDARD STANDARD
JESD-30 code R-PQCC-J32 R-PQCC-J32 R-PQCC-J32
JESD-609 code e0 e0 e0
length 13.97 mm 13.97 mm 13.97 mm
Logic integrated circuit type PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
Number of functions 1 1 1
Number of terminals 32 32 32
Actual output times 4 4 4
Maximum operating temperature 70 °C 70 °C 85 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code QCCJ QCCJ QCCJ
Package shape RECTANGULAR RECTANGULAR RECTANGULAR
Package form CHIP CARRIER CHIP CARRIER CHIP CARRIER
Peak Reflow Temperature (Celsius) 225 225 225
Certification status Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.7 ns 1.2 ns 0.5 ns
Maximum seat height 3.429 mm 3.429 mm 3.429 mm
Maximum supply voltage (Vsup) 3.6 V 3.6 V 3.6 V
Minimum supply voltage (Vsup) 3 V 3 V 3 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V
surface mount YES YES YES
Temperature level COMMERCIAL COMMERCIAL INDUSTRIAL
Terminal surface TIN LEAD TIN LEAD Tin/Lead (Sn85Pb15)
Terminal form J BEND J BEND J BEND
Terminal pitch 1.27 mm 1.27 mm 1.27 mm
Terminal location QUAD QUAD QUAD
Maximum time at peak reflow temperature 30 30 30
width 11.43 mm 11.43 mm 11.43 mm
minfmax 85 MHz 85 MHz 85 MHz
Base Number Matches 1 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2751  1560  997  1069  1773  56  32  21  22  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号