EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-63925G2-461Z

Description
Mil-Std-1553 Controller, CMOS
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size824KB,49 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-63925G2-461Z Overview

Mil-Std-1553 Controller, CMOS

BU-63925G2-461Z Parametric

Parameter NameAttribute value
Objectid1334452953
package instruction,
Reach Compliance Codecompliant
technologyCMOS
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
BU-63825
SPACE LEVEL MIL-STD-1553
BC/RT/MT
ADVANCED COMMUNICATION ENGINE
(SP’ACE II) TERMINAL
FEATURES
Make sure the next
Card you purchase
has...
®
Direct Replacement for BU-61582
and BU-61583
Radiation Tolerant & Radiation
Hardened Versions
Fully Integrated 1553 Terminal
Flexible Processor Interface
16K x 16 Internal RAM
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Intelligent RT Data Buffering
Ceramic Package
DESCRIPTION
The BU-63825(925) is a fully hardware & software compatible, direct
drop-in replacement for the BU-61582(83).
DDC’s BU-63825(925) Space Advanced Communication Engine
(Sp’ACE II) is a radiation hardened version of the BU-61580(81) ACE
terminal. DDC supplies the BU-63825 with enhanced screening for
space and other high reliability applications.
The BU-63825 provides a complete integrated BC/RT/MT interface
between a host processor and a MIL-STD-1553 bus. The
BU-63825(925) provides functional and software compatibility with
the standard BU-61580(81) product and is packaged in the same 1.9
square-inch package footprint.
As an option, DDC can supply the BU-63825 with space level screen-
ing. This entails enhancements in the areas of element evaluation
and screening procedures for active and passive elements, as well as
the manufacturing and screening processes used in producing the
terminals.
The BU-63825 integrates dual transceiver, protocol, memory man-
agement and processor interface logic, and 16K words of RAM in the
choice of 70-pin DIP or flat pack packages. Transceiverless versions
may be used with an external electrical or fiber optic transceiver.
To minimize board space and ‘glue’ logic, the Sp’ACE II terminals
provide flexibility in interfacing to a host processor and internal/exter-
nal RAM.
Multiple Ordering Options;
+5V (Only)
+5V/-15V
+5V/-12V
+5V/Transceiverless
+5V (Only, with Transmit Inhibits)
WARNING: ITAR CONTROLLED PRODUCT
The product(s) referenced on this data sheet or product
brief and certain related technical data is subject to the
U.S. Department of State International Traffic in Arms
Regulations (ITAR) 22 CFR 120-130 and may not be
exported without the appropriate prior authorization from
the Directorate of Defense Trade Controls, United States
Department of State. This datasheet includes only basic
marketing information on the function of the product and
therefore is not considered technical data as defined in
22CFR 120.10.
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
All trademarks are the property of their respective owners.
© 2005 Data Device Corporation
Use crosstool-ng to build a cross-compilation environment in Ubuntu
This was quite frustrating. The computer at work was too weak. Once the virtual machine was turned on, the computer couldn't even open QQ. Compiling once took a lot of time, and it was easy to have pr...
zhouning201 Linux and Android
How can I connect these two pins with a 0 ohm resistor in the middle? Thanks
How can I connect these two pins with a 0 ohm resistor in the middle? How do I do it? Thanks. Can you take a detailed screenshot? I have never learned PADS. Thanks....
勿忘我科技 PCB Design
Hey guys, how do you solve the two interrupts of the MMA7455 accelerometer?
How to solve the two interrupts of MMA7455 accelerometer?...
simonprince Sensor
Talking about AGC Circuit
AGC amplifiers are often used in environments such as receivers where the input signal level varies greatly. When the input signal is strong, the amplifier gain is automatically reduced, and when the ...
gmchen Analog electronics
Internal Hardware Resources of PIC Microcontroller 16F84 (Part 3)
4 I/O port   As a control device, the microcontroller must have data input and output. The input quantity may be temperature, pressure, speed, etc., while the output quantity may be switch quantity an...
rain Microchip MCU
Ask about the configuration of multiple FPGAs
I connected three FPGAs in a daisy chain and configured them in serial loading mode . Question: The first FPGA mode is M0=0, M1=0, M2=1; the last FPGA mode can be set to M0=1, M1=1, M2=1. So, what mod...
eeleader FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 337  2469  1438  2146  1772  7  50  29  44  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号