EEWORLDEEWORLDEEWORLD

Part Number

Search

DY6035BG432EC

Description
Field Programmable Gate Array, 1024-Cell, CMOS, PBGA432,
CategoryProgrammable logic devices    Programmable logic   
File Size644KB,64 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Download Datasheet Parametric View All

DY6035BG432EC Overview

Field Programmable Gate Array, 1024-Cell, CMOS, PBGA432,

DY6035BG432EC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerXILINX
Reach Compliance Codenot_compliant
JESD-30 codeS-PBGA-B432
JESD-609 codee0
Humidity sensitivity level3
Number of entries256
Number of logical units1024
Output times256
Number of terminals432
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA432,31X31,50
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)225
power supply3.3 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Lead (Sn63Pb37)
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
Base Number Matches1
DY6000
Family
FAST
Field Programmable Gate Array
Features
Predictable, Fast, Patented Active Repeater™
Architecture
I/O Data-Transfer Rates up to 200MHz
2.7ns I/O Clock-to-Output Time with 10pf Load;
3.2ns with 50pf Load
1.4ns I/O Input Register Setup Time
9,000 to 55,000 Usable Gates
32-Bit Synchronous 8ns-Access, Two-Clock,
Two-Port SRAM in Every Logic Block, to
Support 125MHz FIFOs
Two PLLs for 8MHz-to-200MHz Clock
Multiplication, Division, and Locking with
Programmable Latency
Ten Clock Trees with 200ps Worst-Case Clock
Skew
150ps Worst-Case Pin-to-Pin Skew Between
Registered Logic Outputs to Support Fast Buses
In-System Reprogrammability
Dynamic Single-Block Reconfigurability
TTL, LV-TTL, GTL, and GTLP Interface Levels;
24mA IOL Drive for GTL, 48mA IOL Drive for
GTLP
Up to Nineteen LVDS-Compatible Input Pairs
Up to Nineteen Differential LV-PECL Input Pairs
66MHz, 64-Bit, Zero-Wait-State PCI Soft Core
3.3V Operation with 5V-Tolerant I/O
Hot-Swappability – no System Shutdown
Required When Exchanging Circuit Boards
JTAG (IEEE1149.1) Boundary-Scan
Conformance
Individual Slew-Rate Controls for Each Output
Fully-Automatic Design Implementation Using
DynaTool™
432-Pin EBGA and 240-Pin EQFP Packages
Applications Examples
Data Communications: Gigabit Ethernet, ATM,
Fibre Channel, Token Ring, SONET – Switching,
Routing, CRC Functions
Telecommunications
High-Speed Graphics
On-the-Fly-Reconfigurable Systems
Servers and Supercomputers
PCI Interfaces
ASIC Emulation
Semiconductor Testers
High-Performance Instrumentation
Medical Imaging Systems
Device
DY6009
DY6020
DY6035
DY6055
Gates
9,000
20,000
35,000
55,000
Logic
Blocks
256
576
1,024
1,600
Max User
SRAM Bits
8,192
18,432
32,768
51,200
Flip- flops
768
1,536
2,560
3,840
Clock
Trees
10
10
10
10
I/O Blocks
128
192
256
320
Table 1: DY6000 Family
DY6000 Family Datasheet Revision 1.1
April 1999

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1578  1799  1637  616  1018  32  37  33  13  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号