EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8182D18D-333IT

Description
Standard SRAM, 1MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, MO-216CAB-1, BGA-165
Categorystorage    storage   
File Size430KB,27 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS8182D18D-333IT Overview

Standard SRAM, 1MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, MO-216CAB-1, BGA-165

GS8182D18D-333IT Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeBGA
package instruction13 X 15 MM, 1 MM PITCH, MO-216CAB-1, BGA-165
Contacts165
Reach Compliance Codenot_compliant
ECCN code3A991.B.2.B
Maximum access time0.45 ns
Other featuresPIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B165
JESD-609 codee0
memory density18874368 bit
Memory IC TypeSTANDARD SRAM
memory width18
Number of functions1
Number of terminals165
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize1MX18
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
Base Number Matches1
Preliminary
GS8182D18D-333/300/250/200/167
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• Simultaneous Read and Write SigmaQuad™ Interface
• JEDEC-standard pinout and package
• Dual Double Data Rate interface
• Byte Write controls sampled at data-in time
• Burst of 4 Read and Write
• 1.8 V +150/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation
• Fully coherent read and write pipelines
• ZQ mode pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• 165-bump, 13 mm x 15 mm, 1 mm bump pitch BGA package
• Pin-compatible with future 36Mb, 72Mb, and 144Mb devices
- 333
tKHKH
tKHQV
3.0 ns
0.45 ns
-300
3.3 ns
0.45 ns
-250
4.0 ns
0.45 ns
-200
5.0 ns
0.45 ns
-167
6.0 ns
0.50 ns
18Mb
Σ
2x2B4
SigmaQuad-II SRAM
167 MHz – 333 MHz
1.8 V V
DD
1.8 V and 1.5 V I/O
Bottom View
165-Bump, 13 mm x 15 mm BGA
1 mm Bump Pitch, 11 x 15 Bump Array
JEDEC Std. MO-216, Variation CAB-1
Because Separate I/O
Σ
2x2B4 RAMs always transfer data in four
packets, A0 and A1 are internally set to 0 for the first read or write
transfer, and automatically incremented by 1 for the next transfers.
Because the LSBs are tied off internally, the address field of a
Σ
2x2B4 RAM is always two address pins less than the advertised
index depth (e.g., the 1M x 18 has a 256K addressable index).
SigmaRAM™ Family Overview
GS8182D18 are built in compliance with the SigmaQuad-II SRAM
pinout standard for Separate I/O synchronous SRAMs. They are
18,874,368-bit (18Mb) SRAMs. These are the first in a family of wide,
very low voltage HSTL I/O SRAMs designed to operate at the speeds
needed to implement economical high performance networking
systems.
two input register clock inputs, K and K. K and K are independent
single-ended clock inputs, not differential inputs to a single differential
clock input buffer. The device also allows the user to manipulate the
output register clock inputs quasi independently with the C and C
clock inputs. C and C are also independent single-ended clock inputs,
not differential inputs. If the C clocks are tied high, the K clocks are
routed internally to fire the output registers instead.
Clocking and Addressing Schemes
A
Σ
2x2B4 SigmaQuad-II SRAM is a synchronous device. It employs
Rev: 1.01a 8/2003
1/27
© 2003, Giga Semiconductor, Inc.
Specifications cited are design targets and are subject to change without notice. For latest documentation contact your GSI representative.
The second part of the crazy NRF24L01+ (continued) - test
[i=s]This post was last edited by qiushenghua on 2015-9-28 22:48[/i] I have made a BoosterPack module, but is it successful? I have to write a small test program to verify it! So this post was created...
qiushenghua Microcontroller MCU
Kalman filter, help
I have a question for you. When using the accelerometer and gyroscope to calculate the angle and using Kalman filtering, why is the data after filtering lagging? At an angle of 45 degrees, the data af...
emily_1105 ADI Reference Circuit
TMS320F28335 and its minimum system design
[align=left][size=4] The TMS320F28335 digital signal processor is a TMS320C28X series floating-point DSP controller from TI. Compared with previous fixed-point DSPs, the device has high precision, low...
灞波儿奔 Microcontroller MCU
Apply for a free LM3S8962 development board
...
swordindream Microcontroller MCU
Questions about timer interrupts and clocks
[color=black][size=10.5pt]What is the difference between TA0CCTL0 = CCIE and TA0CCTL1 = CCIE? ? What are the similar statements? What is the difference between TA0CTL = TASSEL_2 + MC_1 and TA0CTL = TA...
1372794486 Microcontroller MCU
Key points for AM335X nor flash startup design
[b]Key points to note in AM335X nor flash boot design[/b][align=right][color=rgb(102, 102, 102)][size=12px]Rating[img]http://www.deyisupport.com/utility/images/star-left-on.png[/img][img]http://www.de...
shower.xu DSP and ARM Processors

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1646  1415  53  1109  1931  34  29  2  23  39 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号