EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72T40108L4BB

Description
2.5 VOLT HIGH-SPEED TeraSync?? DDR/SDR FIFO 40-BIT CONFIGURATION
File Size471KB,52 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet View All

IDT72T40108L4BB Overview

2.5 VOLT HIGH-SPEED TeraSync?? DDR/SDR FIFO 40-BIT CONFIGURATION

2.5 VOLT HIGH-SPEED TeraSync™ DDR/SDR FIFO 40-BIT CONFIGURATION
16,384 x 40, 32,768 x 40,
65,536 x 40, 131,072 x 40
IDT72T4088, IDT72T4098
IDT72T40108, IDT72T40118
FEATURES
Choose among the following memory organizations:
IDT72T4088
16,384 x 40
IDT72T4098
32,768 x 40
IDT72T40108
65,536 x 40
IDT72T40118
131,072 x 40
Up to 250MHz operating frequency or 10Gbps throughput in SDR mode
Up to 110MHz operating frequency or 10Gbps throughput in DDR mode
Users selectable input port to output port data rates, 500Mb/s
Data Rate
-DDR to DDR
-DDR to SDR
-SDR to DDR
-SDR to SDR
User selectable HSTL or LVTTL I/Os
Read Enable & Read Clock Echo outputs aid high speed operation
2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage
3.3V Input tolerant
Mark & Retransmit, resets read pointer to user marked position
Write Chip Select (WCS) input enables/disables Write
Operations
Read Chip Select (RCS) synchronous to RCLK
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of four preselected offsets
Dedicated serial clock input for serial programming of flag offsets
User selectable input and output port bus sizing
-x40 in to x40 out
-x40 in to x20 out
-x40 in to x10 out
-x20 in to x40 out
-x10 in to x40 out
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty and Full flags signal FIFO status
Select IDT Standard timing (using
EF
and
FF
flags) or First
Word Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into High-Impedance state
JTAG port, provided for Boundary Scan function
208 Ball Grid array (PBGA), 17mm x 17mm, 1mm pitch
Easily expandable in depth and width
Independent Read and Write Clocks (permit reading and writing
simultaneously)
High-performance submicron CMOS technology
Industrial temperature range (-40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
D
0
-D
n
(x40, x20, x10)
WEN
WCS
WCLK
SREN SEN
SCLK
WSDR
INPUT REGISTER
OFFSET REGISTER
SI
SO
FF/IR
PAF
EF/OR
PAE
FWFT
FSEL0
FSEL1
WRITE CONTROL
LOGIC
RAM ARRAY
16,384 x 40,
32,768 x 40
65,536 x 40
131,072 x 40
FLAG
LOGIC
WRITE POINTER
READ POINTER
BM
IW
OW
MRS
PRS
TCK
TRST
TMS
TDO
TDI
Vref
HSTL
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
MARK
RSDR
JTAG CONTROL
(BOUNDARY SCAN)
RCLK
REN
RCS
HSTL I/0
CONTROL
OE
EREN
5995 drw01
Q
0
-Q
n
(x40, x20, x10)
ERCLK
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The TeraSync is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
FEBRUARY 2009
DSC-5995/11
©
2009 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
There are two CONFIG (configuration words) in PIC16F1827. How to write them in C language?
There are two CONFIGs (configuration words) in PIC16F1827. How to write them in C language?I wrote this in C language and an error occurred during compilation:__CONFIG1(0x0184); __CONFIG2(0x0013);Plea...
whb168 Microchip MCU
Sharing on a TMS320C6678 DSP power supply solution
[size=3] TMS320C6678 DSP is the latest DSP released by TI based on KeyStone architecture. It has 8 cores in the chip and can work at a speed of up to 10 GHz. With the increase of performance indicator...
灞波儿奔 DSP and ARM Processors
Main technical indicators of A/D converter
The main technical indicators of A/D converter include conversion accuracy and conversion speed. When selecting an A/D converter, in addition to considering these two technical indicators, you should ...
Whillson MCU
PICC ME16 C Compiler
Microchip is pleased to announce today its first C compiler designed specifically for the Chinese market! This full-featured, high-performance PICC ME16 C compiler is designed specifically for Microch...
rain Microchip MCU
Basic questions about 51
1. Why is the last sentence of some main programs AJMP $ and some directly END? 2. When setting the timer, is there a problem with the order of mov TH0,#0FFH mov TL0,#0FFH SETB TR0 SETB EA SETB ETO? S...
aaa1 Embedded System
Use of phy
This is my first time using phy. I have used the default register configuration and the hardware has been connected. How can I initialize and configure phy in the software to make it work? Please give...
haokecheng365 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1621  458  1417  1958  210  33  10  29  40  5 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号