EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61DDPB41M36A-450B4L

Description
DDR SRAM, 1MX36, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165
Categorystorage    storage   
File Size915KB,32 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Download Datasheet Parametric View All

IS61DDPB41M36A-450B4L Overview

DDR SRAM, 1MX36, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165

IS61DDPB41M36A-450B4L Parametric

Parameter NameAttribute value
Objectid1157851970
package instructionLBGA,
Reach Compliance Codecompliant
Country Of OriginMainland China, Taiwan
ECCN code3A991.B.2.A
YTEOL7.15
Maximum access time0.45 ns
JESD-30 codeR-PBGA-B165
length15 mm
memory density37748736 bit
Memory IC TypeDDR SRAM
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals165
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize1MX36
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width13 mm
IS61DDPB42M18A/A1/A2
IS61DDPB41M36A/A1/A2
2Mx18, 1Mx36
36Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
1Mx36 and 2Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Common I/O read and write ports.
Synchronous pipeline read with self-timed late write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5V to 1.8V VDDQ,
used with 0.75 to 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
Data Valid Pin (QVLD).
ODT (On Die Termination) feature is supported
optionally on data inputs, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61DDPB41M36A : Don’t care ODT function
and pin connection
IS61DDPB41M36A1 : Option1
IS61DDPB41M36A2 : Option2
Refer to more detail description at page 6 for each
ODT option.
JANUARY 2015
DESCRIPTION
The 36Mb IS61DDPB41M36A/A1/A2 and
IS61DDPB42M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have a common I/O bus. The rising
edge of K clock initiates the read/write operation, and all
internal operations are self-timed. Refer to the
Timing
Reference Diagram for Truth Table
for a description of the
basic operations of these DDR-IIP (Burst of 4) CIO SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes
Data-in for first and third burst addresses
Data-out for second and fourth burst addresses
The following are registered on the rising edge of the K#
clock:
Byte writes
Data-in for second and fourth burst addresses
Data-out for first and third burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the third rising
edge of the K# clock (starting two and half cycles later after
read command). The data-outs from the second burst are
updated with the fourth rising edge of the K clock where read
command receives at the first rising edge of K.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. A
10/02/2014
1
DMA of F28335
void DMACH1AddrConfig(volatile Uint16 *DMA_Dest,volatile Uint16 *DMA_Source) There are two source addresses, one A is used for transmission (incremented with each byte), and the other B is used as a r...
Jacktang Microcontroller MCU
Are the resonant inductors of mobile phone antennas usually used all nH?
How should such a small inductance be measured? The multimeter at home cannot measure such a small value. I found a copper wire and wound an inductor antenna. I want to receive the 800MHZ mobile phone...
qing8932087 RF/Wirelessly
DIY zoom LED flashlight made by a powerful netizen
Here is a repost of a powerful netizen's DIY zoom LED flashlight manufacturing process. Let's talk about the advantages of zoom flashlights first: Compared with traditional fixed-focus (or ordinary sp...
qwqwqw2088 DIY/Open Source Hardware
【ESP8266】MicroPython Getting Started Tutorial (2)
[b]Connect the development board via USB[/b] Unlike the STM32 version of the pyboard, the ESP8266 itself does not have USB and can only be accessed via the TTL serial port and Wifi. We will first intr...
dcexpert MicroPython Open Source section
GPS serial port data
I wrote a serial communication program in eVC and VB2005 (intelligent device) respectively. I use PC to send data to the development board through the serial port. The communication program I wrote ca...
wangdong_wind Embedded System
Forum member long521's niece is sick, please help her!
The niece of forum member long521 , a very cute little girl, was just 5 years old. On November 22, 2019, she was diagnosed with acute lymphocytic leukemia at the Children's Hospital Affiliated to Zhej...
soso Talking

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1575  1694  817  1275  1023  32  35  17  26  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号