EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-61705G4-142W

Description
Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, MQFP72, 1 X 1 INCH, GULL WING, PACKAGE-72
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size367KB,52 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-61705G4-142W Overview

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, MQFP72, 1 X 1 INCH, GULL WING, PACKAGE-72

BU-61705G4-142W Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerData Device Corporation
Parts packaging codeQFP
package instruction1 X 1 INCH, GULL WING, PACKAGE-72
Contacts72
Reach Compliance Codecompliant
boundary scanNO
maximum clock frequency20 MHz
letter of agreementMIL-STD-1553A; MIL-STD-1553B; MIL-STD-1760; MCAIR; STANAG-3838
Data encoding/decoding methodsBIPH-LEVEL(MANCHESTER)
Maximum data transfer rate0.125 MBps
External data bus width16
JESD-30 codeS-MQFP-G72
JESD-609 codee0
length25.4 mm
low power modeNO
Number of serial I/Os2
Number of terminals72
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialMETAL
encapsulated codeQFP
Package shapeSQUARE
Package formFLATPACK
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height4.245 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width25.4 mm
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
Base Number Matches1
BU-61703/61705
SIMPLE SYSTEM RT (SSRT)
DESCRIPTION
The BU-61703/5 Simple System RT
(SSRT) MIL-STD-1553 terminals pro-
vide a complete interface between a
simple system and a MIL-STD-1553
bus. These terminals integrate dual
transceiver, protocol logic, and a FIFO
memory for received messages in a
1.0 inch square ceramic package. The
SSRT provides multi-protocol support
of MIL-STD-1553A/B, MIL-STD-1760,
McAir, and STANAG-3838.
The SSRT's transceivers are complete-
ly monolithic, require only a +5V sup-
ply, and consume low power. There are
versions of the simple system RT avail-
able with transceivers trimmed for MIL-
STD-1760 compliance, or compatible
to McAir standards. As a means of fur-
ther reducing power consumption, the
SSRT is available in versions with its
logic powered by +3.3V, or +5V. The
SSRT can operate with a choice of
clock frequencies of 10, 12, 16, or 20
MHz.
The SSRT is ideal for stores and other
simple systems that do not require a
microprocessor. To streamline the inter-
face to simple systems, the SSRT
Note: Transformers are external.
55Ω
BUS A
55Ω
TRANSMITTER
INHIBIT
TX_INH
55Ω
BUS B
55Ω
B-3226
B-3227
MSTCLR
TX/RX B
TX/RX B
TRANSCEIVER
B
TX/RX A
FEATURES
Complete Integrated Remote
includes an internal 32-word FIFO for
received data words. This serves to
ensure that only complete, consistent
blocks of validated data words are
transferred to a system.
The SSRT incorporates a built-in self-
test (BIT). This BIT, which is processed
following power turn-on or after receipt
of an Initiate self-test mode command,
provides a comprehensive test of the
SSRT's encoders, decoders, protocol,
transmitter watchdog timer, and proto-
col. The result of the built-in test may be
conveyed to the bus controller by
means of the SSRT's Terminal Flag bit
and/or its RT BIT word.
The SSRT includes an auto-configura-
tion feature. This may be used to
enable the SSRT to run (or not run) its
BIT at power turn-on, to select between
MIL-STD-1553A or -1553B protocol, to
transfer received data words to a sys-
tem either individually or by means of a
burst transfer, to implement wrap-
around for subaddress 30 (per MIL-
STD-1553B Notice 2), along with
options involving the reporting of self-
test failures and loopback errors.
B-3226
B-3227
Terminal Including:
Dual Low-Power 5V Only Transceiver
Complete RT Protocol Logic
STANAG-3838 RT, and
MIL-STD-1760 Stores Management
Supports MIL-STD-1553A/B Notice 2,
1.0 X 1.0 Inch, 72-pin Package
Choice of 5V or 3.3V Logic Power
Meets 1553A/McAir Response Time
Requirements
Internal FIFO for Burst Mode
Capability on Receive Data
16-bit DMA Interface
Auto Configuration Capability
Comprehensive Built-in Self-test
Direct Interface to Simple
(Processorless) Systems
10, 12, 16, or 20 MHz
Selectable Input Clock:
TX/RX A
TRANSCEIVER
A
DATA
BUFFERS
DMA
HANDSAKE
AND
TRANDFER
CONTROL
LOGIC
D15-D0
DTREQ
DTGRT
DTACK
HS FAIL
MEMOE
MEMWR
SYSTEM
DATA
DMA
HANDSAKE
CONTROL
DATA
TRANSFER
CONTROL
CONTROL
INPUTS
AUTO_CFG
BRO_ENA
DUAL
ENCODER
DECODER
AND
RT STATE
LOGIC
L_BRO, T/R, SA4-SA0
WC/MC/CWC4-0
COMMAND
ADDRESS
BUS
ILLEGAL
RTAD4-RTAD0
SRV_RQST
SSFLAG
BUSY
RTACTIVE
INCMD
RT
ADDRESS
RTADP
RT_AD_LAT
RT_AD_ERR
RT
WORD
INPUTS
CLK_IN
GBR
MSG_ERR
RTFAIL
CLOCK
FEQUENCEY
SELECTION
CLK_SEL1
CLK_SEL0
RT
MESSAGE
STATUS
FIGURE 1. BU-61703/5 BLOCK DIAGRAM
©
2000 Data Device Corporation
Spectrum Analyzer Basics
Learn why spectrum analysis is important for a variety of applications and how to measure system and device performance using a spectrum analyzer. To introduce you to spectrum analyzers, the theory of...
JasonYoo RF/Wirelessly
first aid
Hello everyone, I would like to ask you a question: how to use FinalData3.0 software to find out the contents of a disk partition. Thank you for your answer....
yzldhg Embedded System
Questions about Renesas development environment
During this National Day holiday, I reinstalled the software on the CD. The software on the CD could not obtain the library of the R7F0 device. After searching for previous information and trying to a...
不足论 Renesas Electronics MCUs
[Low Power] 28nm FPGA: Reduce power consumption and increase bandwidth
Low power consumption and high bandwidth are two major requirements for next-generation high-end designs. Surveys of multiple application areas around the world show that achieving greater bandwidth w...
hangsky FPGA/CPLD
Ask an asynchronous question
Can the clocks CLKA and CLKB operate a signal (en) in this way: When a certain condition (A) is detected under the clock CLKA, en is set to "1"; Then when the clock CLKB detects that en is high, it ou...
eeleader FPGA/CPLD
Implementation of time isolation based on SAFERTOS system
SAFECheckpoints In the functional safety system based on SAFERTOS, in addition to spatial isolation, time isolation function may be required for different safety standards to ensure the time processin...
MamoYU Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1677  583  2084  1019  1814  34  12  42  21  37 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号