EEWORLDEEWORLDEEWORLD

Part Number

Search

AX125-CS180

Description
fpga - field programmable gate array 125k system gates
CategoryProgrammable logic devices    Programmable logic   
File Size6MB,230 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet Parametric View All

AX125-CS180 Overview

fpga - field programmable gate array 125k system gates

AX125-CS180 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerActel
package instruction0.80 MM PITCH, CSP-180
Reach Compliance Codecompliant
Other features125000 SYSTEM GATES AVAILABLE
maximum clock frequency649 MHz
Combined latency of CLB-Max0.99 ns
JESD-30 codeS-PBGA-B180
JESD-609 codee0
length13 mm
Humidity sensitivity level2
Configurable number of logic blocks1344
Equivalent number of gates82000
Number of entries168
Number of logical units2016
Output times168
Number of terminals180
Maximum operating temperature70 °C
Minimum operating temperature
organize1344 CLBS, 82000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeLFBGA
Encapsulate equivalent codeBGA180,14X14,32
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)225
power supply1.5,1.5/3.3,2.5/3.3 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.5 mm
Maximum supply voltage1.575 V
Minimum supply voltage1.425 V
Nominal supply voltage1.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width13 mm
v2.8
Axcelerator Family FPGAs
u e
Leading-Edge Performance
350+ MHz System Performance
500+ MHz Internal Performance
High-Performance Embedded FIFOs
700 Mb/s LVDS Capable I/Os
Up to 2 Million Equivalent System Gates
Up to 684 I/Os
Up to 10,752 Dedicated Flip-Flops
Up to 295 kbits Embedded SRAM/FIFO
Manufactured on Advanced 0.15
μm
CMOS Antifuse
Process Technology, 7 Layers of Metal
Single-Chip, Nonvolatile Solution
Up to 100% Resource Utilization with 100% Pin Locking
1.5V Core Voltage for Low Power
Footprint Compatible Packaging
Flexible, Multi-Standard I/Os:
– 1.5V, 1.8V, 2.5V, 3.3V Mixed Voltage Operation
– Bank-Selectable I/Os – 8 Banks per Chip
– Single-Ended I/O Standards: LVTTL, LVCMOS, 3.3V
PCI, and 3.3V PCI-X
– Differential I/O Standards: LVPECL and LVDS
AX125
125,000
82,000
672
1,344
1,344
4
18,432
4
4
8
8
168
84
504
180
Specifications
Features
Voltage-Referenced I/O Standards: GTL+, HSTL
Class 1, SSTL2 Class 1 and 2, SSTL3 Class 1 and 2
– Registered I/Os
– Hot-Swap Compliant I/Os (except PCI)
– Programmable Slew Rate and Drive Strength on
Outputs
– Programmable Delay and Weak Pull-Up/Pull-Down
Circuits on Inputs
Embedded Memory:
– Variable-Aspect 4,608-bit RAM Blocks (x1, x2, x4,
x9, x18, x36 Organizations Available)
– Independent, Width-Configurable Read and Write Ports
– Programmable Embedded FIFO Control Logic
Segmentable Clock Resources
Embedded Phase-Locked Loop:
– 14-200 MHz Input Range
– Frequency Synthesis Capabilities up to 1 GHz
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Debug Capability
with Actel Silicon Explorer II
Boundary-Scan Testing Compliant with IEEE Standard
1149.1 (JTAG)
FuseLock
TM
Secure Programming Technology
Prevents Reverse Engineering and Design Theft
Table 1-1 •
Axcelerator Family Product Profile
Device
Capacity (in Equivalent System Gates)
Typical Gates
Modules
Register (R-cells)
Combinatorial (C-cells)
Maximum Flip-Flops
Embedded RAM/FIFO
Number of Core RAM Blocks
Total Bits of Core RAM
Clocks (Segmentable)
Hardwired
Routed
PLLs
I/Os
I/O Banks
Maximum User I/Os
Maximum LVDS Channels
Total I/O Registers
Package
CSP
PQFP
BGA
FBGA
CQFP
CCGA
AX250
250,000
154,000
1,408
2,816
2,816
12
55,296
4
4
8
8
248
124
744
AX500
500,000
286,000
2,688
5,376
5,376
16
73,728
4
4
8
8
336
168
1,008
AX1000
1,000,000
612,000
6,048
12,096
12,096
36
165,888
4
4
8
8
516
258
1,548
AX2000
2,000,000
1,060,000
10,752
21,504
21,504
64
294,912
4
4
8
8
684
342
2,052
208
256, 324
256, 484
208, 352
208
484, 676
208, 352
729
484, 676, 896
352
624
896, 1152
256, 352
624
October 2009
© 2009 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
6ULL-BM140P Base Plate Manual
[color=rgb(37, 37, 37)][backcolor=rgb(255, 255, 255)][font=sans-serif][size=16px][b]MY-IMX6-MB140P 硬件介绍[/b][size=0.87em][size=13.3px][align=center][b]目录[/b][size=12.5px] [[color=rgb(11, 0, 128)][url=h...
明远智睿Lan Integrated technical exchanges
DSP development fails to open using fopen()
I encountered a problem during the DSP development process, as follows: Development platform: TI DM6446 (ARM+DSP) dual-core system. After the DSP program is running, the fopen("opt/motionDetect1227/te...
show DSP and ARM Processors
Arm plans to increase licensing fees for some customers, and chip costs may increase by 4 times! What do you think about this?
Semiconductor technology supplier ARM has proposed raising licensing fees for some customers in recent negotiations, according to Reuters, citing four people familiar with the matter. Two people famil...
eric_wang Talking
Motor control chip
Is there a control chip that can be used with FAN7388?...
遥遥无期@wxt Motor Drive Control(Motor Control)
lm3s811 matrix keyboard
How to use line inversion method to read 4*4 matrix keyboard value with lm3s811? It seems that the data read is always wrong....
uhhznb Microcontroller MCU
Recommended FPGA Essential Learning Resources (I) - Getting Started with FPGA Application Development and Typical Examples
FPGA has experienced a transformation from a supporting role to a leading role since its birth. FPGA is mainly used to replace complex logic circuits. Now the concept of platform is emphasized. After ...
tiankai001 Download Centre

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 273  1576  380  645  6  6  32  8  13  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号