EEWORLDEEWORLDEEWORLD

Part Number

Search

89HPES24T3G2ZBALG8

Description
interface - I/O expanders 24-lane, 3-port gen2 pcie switch
Categorysemiconductor    Other integrated circuit (IC)   
File Size682KB,49 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance  
Download Datasheet Compare View All

89HPES24T3G2ZBALG8 Online Shopping

Suppliers Part Number Price MOQ In stock  
89HPES24T3G2ZBALG8 - - View Buy Now

89HPES24T3G2ZBALG8 Overview

interface - I/O expanders 24-lane, 3-port gen2 pcie switch

24-Lane 3-Port
Gen2 PCI Express® Switch
®
89HPES24T3G2
Data Sheet
Preliminary Information*
Device Overview
The 89HPES24T3G2 is a member of IDT’s PRECISE™ family of PCI
Express® switching solutions. The PES24T3G2 is a 24-lane, 3-port
Gen2 peripheral chip that performs PCI Express base switching with a
feature set optimized for high performance applications such as servers,
storage, and communications systems. It provides connectivity and
switching functions between a PCI Express upstream port and two
downstream ports and supports switching between downstream ports.
Features
High Performance PCI Express Switch
– Twenty-four 5 Gbps Gen2 PCI Express lanes supporting
5 Gbps and 2.5 Gbps operation
– Up to three switch ports
– Support for Max Payload Size up to 2048 bytes
– Supports one virtual channel and eight traffic classes
– Fully compliant with PCI Express base specification Revision
2.0
Flexible Architecture with Numerous Configuration Options
– Automatic per port link width negotiation to x8, x4, x2, or x1
– Automatic lane reversal on all ports
– Automatic polarity inversion
– Supports in-band hot-plug presence detect capability
– Supports external signal for hot plug event notification allowing
SCI/SMI generation for legacy operating systems
– Dynamic link width reconfiguration for power/performance
optimization
– Configurable downstream port PCI-to-PCI bridge device
numbering
– Crosslink support
– Supports ARI forwarding defined in the Alternative Routing-ID
Interpretation (ARI) ECN for virtualized and non-virtualized
environments
– Ability to load device configuration from serial EEPROM
Legacy Support
– PCI compatible INTx emulation
– Supports bus locked transactions, allowing use of PCI Express
with legacy software
Highly Integrated Solution
– Requires no external components
– Incorporates on-chip internal memory for packet buffering and
queueing
– Integrates twenty-four 5 Gbps / 2.5 Gbps embedded SerDes,
8B/10B encoder/decoder (no separate transceivers needed)
Reliability, Availability, and Serviceability (RAS) Features
– Ability to disable peer-to-peer communications
– Supports ECRC and Advanced Error Reporting
– All internal data and control RAMs are SECDED ECC
protected
– Supports PCI Express hot-plug on all downstream ports
– Supports upstream port hot-plug
Block Diagram
3-Port Switch Core / 24 Gen2 PCI Express Lanes
Frame Buffer
Route Table
Port
Arbitration
Scheduler
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
...
...
...
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
Figure 1 Internal Block Diagram
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 49
©
2008 Integrated Device Technology, Inc.
*Notice: The information in this document is subject to change without notice
May 7, 2008
DSC 6930

89HPES24T3G2ZBALG8 Related Products

89HPES24T3G2ZBALG8 89HPES24T3G2ZBALG
Description interface - I/O expanders 24-lane, 3-port gen2 pcie switch interface - I/O expanders 24-lane, 3-port gen2 pcie switch
[N32L43x Review] 3. Using serial port receive interrupt and idle interrupt to realize variable length data reception
1. Implementation ideas This article uses the serial port receive interrupt and idle interrupt to realize the serial port variable length data reception Receive interrupt: realize data reception; Idle...
freeelectron Domestic Chip Exchange
Help calculate the value of a macro
#define LD_WORD(ptr) (WORD)(*(WORD*)(BYTE*)(ptr))There is an array buf[20] = {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x20, 0x67} In IAR for MSP430 5.30, what should LD_WORD(buf[11...
zheng522 Microcontroller MCU
Circuit wiring method of welding four 8x8 LED dot matrix screens into a 16X16 screen
Entering the WWW.51186.COM website, there is a 16*48 LED learning board, which has the LED schematic diagram. I don't understand it a little. The schematic wiring diagram is 8x8LED, each row consists ...
gshlsh Embedded System
Introduction to amorphous and nanocrystalline soft magnetic alloy cores
Introduction to amorphous and nanocrystalline soft magnetic alloy cores[size=4][/size]...
qwqwqw2088 Analogue and Mixed Signal
Add magnetic beads or inductors to LDO input and output
Recently I have seen some application circuits that have a magnetic bead or inductor connected in series between the input and output of the LDO. I don't quite understand the meaning of this. When the...
雪枫21 Power technology
Development platform for digital image and digital audio processing
Digital image and digital audio processing development platform (DSP TMS320VC5509A + Cyclone II FPGA EP2C5 video and audio development board) This site ([url=http://www.21control.com/][u][color=#0000f...
啊酷 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1599  1259  172  679  2082  33  26  4  14  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号