EEWORLDEEWORLDEEWORLD

Part Number

Search

5T9955BFGI8

Description
IC clk driver dual pll 96-fbga
Categorysemiconductor    Analog mixed-signal IC   
File Size134KB,11 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance  
Download Datasheet Compare View All

5T9955BFGI8 Online Shopping

Suppliers Part Number Price MOQ In stock  
5T9955BFGI8 - - View Buy Now

5T9955BFGI8 Overview

IC clk driver dual pll 96-fbga

IDT5T9955
2.5V PROGRAMMABLE SKEW DUAL PLL CLOCK DRIVER TURBOCLOCK W
INDUSTRIAL TEMPERATURE RANGE
2.5V PROGRAMMABLE
SKEW DUAL PLL CLOCK
DRIVER TURBOCLOCK™ W
FEATURES:
DESCRIPTION:
IDT5T9955
• Ref input is 3.3V tolerant
• 8 pairs of programmable skew outputs
• Low skew: 185ps same pair, 250ps same bank, 350ps both
banks
• Selectable positive or negative edge synchronization on each
bank: excellent for DSP applications
• Synchronous output enable on each bank
• Input frequency: 2MHz to 160MHz
• Output frequency: 6MHz to 160MHz
• 3-level inputs for skew and PLL range control
• 3-level inputs for feedback divide selection multiply / divide
ratios of (1-6, 8, 10, 12) / (2, 4)
• PLL bypass for DC testing
• External feedback, internal loop filter
• 12mA balanced drive outputs
• Low Jitter: <100ps cycle-to-cycle
• Power-down mode on each bank
• Lock indicator on each bank
• Available in BGA package
The IDT5T9955 is a high fanout 2.5V PLL based clock driver intended
for high performance computing and data-communications applications. A
key feature of the programmable skew is the ability of outputs to lead or lag
the REF input signal. The IDT5T9955 has sixteen programmable skew
outputs in eight banks of 2. The two separate PLLs allow the user to
independently control A and B banks. Skew is controlled by 3-level input
signals that may be hard-wired to appropriate high-mid-low levels.
The feedback input allows divide-by-functionality from 1 to 12 through
the use of the xDS[1:0] inputs. This provides the user with frequency
multiplication from 1 to 12 without using divided outputs for feedback.
When the xsOE pin is held low, all the xbank outputs are synchronously
enabled. However, if xsOE is held high, all the xbank outputs except x2Q0
and x2Q1 are synchronously disabled. The xLOCK output is high when
the xbank PLL has achieved phase lock.
Furthermore, when xPE is held high, all the outputs are synchronized
with the positive edge of the REF clock input. When xPE is held low, all the
outputs are synchronized with the negative edge of REF. The IDT5T9955
has LVTTL outputs with 12mA balanced drive outputs.
FUNCTIONAL BLOCK DIAGRAM
A
LOCK
A
FS
A
PE
REF
APD
A
sOE
TEST
B
PE
B
FS
B
LOCK
BPD
BsOE
3
3
PLL
/N
3
3
ADS1:0
A1Q
0
A1Q
1
Skew
Select
3
A1F1:0
3
B1F1:0
3
BDS1:0
3
Skew
Select
A
FB
B
FB
3
/N
3
3
PLL
3
B1Q
0
B1Q
1
A2Q
0
A2Q
1
Skew
Select
3
A2F1:0
3
B2F1:0
3
3
Skew
Select
B2Q
0
B2Q
1
A3Q
0
A3Q
1
3
Skew
Select
A3F1:0
3
B3F1:0
3
3
Skew
Select
B3Q
0
B3Q
1
A4Q
0
A4Q
1
Skew
Select
3
A4F1:0
3
B4F1:0
3
3
Skew
Select
B4Q
0
B4Q
1
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
c
2006
Integrated Device Technology, Inc.
DECEMBER 2006
DSC 5976/13

5T9955BFGI8 Related Products

5T9955BFGI8 5T9955BFGI
Description IC clk driver dual pll 96-fbga IC clk driver dual pll 96-fbga
Use of OSAL timer events
Previous posts have been reorganized into this section.Timed events actually use OSAL's event structure, and the usage is similar to "How to use OSAL events?". One difference that needs to be noted is...
kata RF/Wirelessly
The problem of measuring the resistance value of a hundred mega resistor
Now I want to use TLC2254 op amp to measure the dynamic resistance of PTC linear resistor. When PTC reaches a certain temperature, the resistance will be as high as thousands of megohms, while the res...
幸福的娃 Analog electronics
DC/DC Converter Datasheet: Current Limiting
[align=left][color=#000] The current limit specification of a DC/DC converter can sometimes be confusing to designers who are not familiar with this type of regulator. I hope this two-part blog series...
maylove Analogue and Mixed Signal
Show the WEBENCH design process + high-pass (16.5Khz) filter design
Step 1: Open TI's official website to see WEBENCH. In TI's WEBENCH, click "filters" to enter the high-pass filter designStep 2: Basic parameter settings. Before setting, let's first clarify our design...
ltbytyn Analogue and Mixed Signal
Two boards, one book for free
One is an LPC1768 board, which is the core of Cortex M3. The original CD is provided. For detailed information, I suggest you search Baidu. This board is produced by Embest and is basically brand new....
2638823746 Buy&Sell
EEWORLD University ---- Power Supply Design Seminar: Multi-Phase Synchronous Boost Converter (1)
Power Supply Design Seminar: Multi-Phase Synchronous Boost Converter (1) : https://training.eeworld.com.cn/course/2188 Recent application requirements have shown a trend towards higher power requireme...
hi5 Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 586  1788  820  2488  1977  12  36  17  51  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号