EEWORLDEEWORLDEEWORLD

Part Number

Search

89H24NT24G2ZAHL

Description
IC pci SW 24lane 24port 324bga
Categorysemiconductor    Analog mixed-signal IC   
File Size238KB,35 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet View All

89H24NT24G2ZAHL Online Shopping

Suppliers Part Number Price MOQ In stock  
89H24NT24G2ZAHL - - View Buy Now

89H24NT24G2ZAHL Overview

IC pci SW 24lane 24port 324bga

24-Lane 24-Port PCIe® Gen2
System Interconnect Switch
®
89HPES24NT24G2
Datasheet
Device Overview
The 89HPES24NT24G2 is a member of the IDT family of PCI
Express® switching solutions. The PES24NT24G2 is a 24-lane, 24-port
system interconnect switch optimized for PCI Express Gen2 packet
switching in high-performance applications, supporting multiple simulta-
neous peer-to-peer traffic flows. Target applications include multi-host or
intelligent I/O based systems where inter-domain communication is
required, such as servers, storage, communications, and embedded
systems.
Features
High Performance Non-Blocking Switch Architecture
24-lane, 24-port PCIe switch with flexible port configuration
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to 24 GBps (192 Gbps) of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Port Configurability
Twenty-four x1 ports configurable as follows:
One x8 stack
• Eight x1 ports (ports 0 through 7 are not capable of
merging with an adjacent port)
Two x8 stacks configurable as:
• Two x8 ports
• Four x4 ports
• Eight x2 ports
• Sixteen x1 ports
Automatic per port link width negotiation
(x8
x4
x2
x1)
Crosslink support
Automatic lane reversal
Per lane SerDes configuration
De-emphasis
Receive equalization
Drive strength
Innovative Switch Partitioning Feature
Supports up to 8 fully independent switch partitions
Logically independent switches in the same device
Configurable downstream port device numbering
Supports dynamic reconfiguration of switch partitions
Dynamic port reconfiguration — downstream, upstream,
non-transparent bridge
Dynamic migration of ports between partitions
Movable upstream port within and between switch partitions
Non-Transparent Bridging (NTB) Support
Supports up to 8 NT endpoints per switch, each endpoint can
communicate with other switch partitions or external PCIe
domains or CPUs
6 BARs per NT Endpoint
Bar address translation
All BARs support 32/64-bit base and limit address translation
Two BARs (BAR2 and BAR4) support look-up table based
address translation
32 inbound and outbound doorbell registers
4 inbound and outbound message registers
Supports up to 64 masters
Unlimited number of outstanding transactions
Multicast
Compliant with the PCI-SIG multicast
Supports 64 multicast groups
Supports multicast across non-transparent port
Multicast overlay mechanism support
ECRC regeneration support
Integrated Direct Memory Access (DMA) Controllers
Supports up to 2 DMA upstream ports, each with 2 DMA chan-
nels
Supports 32-bit and 64-bit memory-to-memory transfers
Fly-by translation provides reduced latency and increased
performance over buffered approach
Supports arbitrary source and destination address alignment
Supports intra- as well as inter-partition data transfers using
the non-transparent endpoint
Supports DMA transfers to multicast groups
Linked list descriptor-based operation
Flexible addressing modes
Linear addressing
Constant addressing
Quality of Service (QoS)
Port arbitration
Round robin
Request metering
IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
High performance switch core architecture
Combined Input Output Queued (CIOQ) switch architecture
with large buffers
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 35
2013 Integrated Device Technology, Inc
December 17, 2013
How to use DriverLINX for high-speed data reading and synchronous data writing?
First, it is necessary to understand the concept behind the channel gain queue. The channel [1] gain queue is a memory on the board that stores channels and gains in a given order. For example, a user...
Jack_ma Test/Measurement
Travel
The wind blows the grass low and the cows return at dusk. They spend half their lives at home and half their lives wandering. I dare to ask where the road home leads to. I know that success passes by ...
青叶漂零 Talking
What does valley switching mean in LED drivers?
What does valley switching mean in LED drivers?...
lilong8470 LED Zone
EEWORLD University ---- Live playback: The most important component of the analog world - Signal chain and power supply: Interface special
Live playback: The most important component of the analog world - Signal chain and power supply: Interface special session : https://training.eeworld.com.cn/course/67751...
hi5 Integrated technical exchanges
Altium Designer supports and imports and exports 3D models in STEP format
[size=4]Altium Designer's support for STEP format 3D models and their import and export greatly facilitates seamless collaboration between ECAD and MCAD. With its outstanding 3D design capabilities, A...
qwqwqw2088 PCB Design
It's too painful to be crowded in the car now
There are so many people on the subway and bus. The carriage smells like human flesh and sweat. It's killing me. Everyone, tell me if I should not take a shower for a few days to get back at them....
mmmllb Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2126  2598  1545  1640  1406  43  53  32  34  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号