EEWORLDEEWORLDEEWORLD

Part Number

Search

8T49N286A-993NLGI

Description
FemtoClock NG Universal Frequency Translator (4-in/2-PLL/8-out), VFQFPN168/Tray
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size1MB,78 Pages
ManufacturerRenesas Electronics Corporation
Websitehttps://www.renesas.com/
Environmental Compliance  
Download Datasheet Download user manual Parametric View All

8T49N286A-993NLGI Online Shopping

Suppliers Part Number Price MOQ In stock  
8T49N286A-993NLGI - - View Buy Now

8T49N286A-993NLGI Overview

FemtoClock NG Universal Frequency Translator (4-in/2-PLL/8-out), VFQFPN168/Tray

8T49N286A-993NLGI Parametric

Parameter NameAttribute value
Brand NameRenesas
Is it lead-free?Lead free
Is it Rohs certified?conform to
Objectid7442126219
Parts packaging codeVFQFPN
Contacts72
Manufacturer packaging codeNLG72P2
Reach Compliance Codecompliant
ECCN codeNLR
Samacsys DescriptionThe 8T49N286 has one fractional-feedback PLL that can be used as a frequency translator with jitter attenuation or a frequency synthesizer. It is equipped with six integer and two fractional output dividers, allowing the generation of up to eight different output frequencies, ranging from 8 kHz to 1 GHz. Output frequencies can be completely independent of the input frequencies, and up to four of these frequencies can be completely independent of each other. The eight outputs may select among LVPECL, LVDS, H
Samacsys ManufacturerRenesas Electronics
Samacsys Modified On2023-10-24 19:30:29
JESD-609 codee3
Humidity sensitivity level3
Peak Reflow Temperature (Celsius)260
Terminal surfaceTIN
uPs/uCs/peripheral integrated circuit typeCLOCK GENERATOR, PROCESSOR SPECIFIC
FemtoClock
®
NG Octal Universal
Frequency Translator
8T49N286
Datasheet
Description
The 8T49N286 has two independent, fractional-feedback PLLs that
can be used as jitter attenuators and frequency translators. It is
equipped with six integer and two fractional output dividers, allowing
the generation of up to eight different output frequencies, ranging
from 8kHz to 1GHz. Four of these frequencies are completely
independent of each other and the inputs. The other four are related
frequencies. The eight outputs may select among LVPECL, LVDS,
HCSL or LVCMOS output levels.
This functionality makes it ideal to be used in any frequency
translation application, including 1G, 10G, 40G and 100G
Synchronous Ethernet, OTN, and SONET/SDH, including ITU-T
G.709 (2009) FEC rates. The device may also behave as a frequency
synthesizer.
The 8T49N286 accepts up to four differential or single-ended input
clocks and a crystal input. Each of the two internal PLLs can lock to
different input clocks which may be of independent frequencies. The
other two input clocks are intended for redundant backup of the
primary clocks and must be related in frequency to their primary.
The device supports hitless reference switching between input
clocks. The device monitors all input clocks for Loss of Signal (LOS),
and generates an alarm when an input clock failure is detected.
Automatic and manual hitless reference switching options are
supported. LOS behavior can be set to support gapped or ungapped
clocks.
The 8T49N286 supports holdover for each PLL. The holdover has an
initial accuracy of ±50ppB from the point where the loss of all
applicable input reference(s) has been detected. It maintains a
historical average operating point for each PLL that may be returned
to in holdover at a limited phase slope.
The device places no constraints on input to output frequency
conversion, supporting all FEC rates, including the new revision of
ITU-T Recommendation G.709 (2009), most with 0ppm conversion
error.
Each PLL has a register-selectable loop bandwidth from 1.4Hz to
360Hz.
Each output supports individual phase delay settings to allow
output-output alignment.
The device supports Output Enable inputs and Lock, Holdover and
LOS status outputs.
The device is programmable through an I
2
C interface. It also supports
I
2
C master capability to allow the register configuration to be read
from an external EEPROM. The user may select whether the
programming interface uses I
2
C protocols or SPI protocols, however
in SPI mode, read from the external EEPROM is not supported.
SyncE (G.8262) applications
Wireless base station baseband
Data communications
100G Ethernet
Features
Supports SDH/SONET and Synchronous Ethernet clocks
including all FEC rate conversions
<0.3ps RMS Typical Jitter (including spurs), 12kHz to 20MHz
Operating modes: locked to input signal, holdover and free-run
Initial holdover accuracy of ±50ppb
Accepts up to four LVPECL, LVDS, LVHSTL, HCSL or LVCMOS
input clocks
Accepts frequencies ranging from 8kHz up to 875MHz
Auto and manual input clock selection with hitless switching
Clock input monitoring, including support for gapped clocks
Phase-Slope Limiting and Fully Hitless Switching options to
control output phase transients
Operates from a 10MHz to 40MHz fundamental-mode crystal
Generates 8 LVPECL / LVDS / HCSL or 16 LVCMOS output
clocks
Output frequencies ranging from 8kHz up to 1.0GHz (diff)
Output frequencies ranging from 8kHz to 250MHz (LVCMOS)
Eight General Purpose I/O pins with optional support for status
and control
Eight Output Enable control inputs
Lock, Holdover and Loss-of-Signal status outputs
Open-drain Interrupt pin
Write-protect pin to prevent configuration registers being altered
Nine programmable loop bandwidth settings for each PLL from
1.4Hz to 360Hz.
Optional Fast Lock function
Programmable output phase delays in steps as small as 16ps
Register programmable through I
2
C / SPI or via external I
2
C
EEPROM
Bypass clock paths for system tests
Power supply modes:
V
CC
/ V
CCA
/ V
CCO
3.3V / 3.3V / 3.3V
3.3V / 3.3V / 2.5V
3.3V / 3.3V / 1.8V (LVCMOS)
2.5V / 2.5V / 3.3V
2.5V / 2.5V / 2.5V
2.5V / 2.5V / 1.8V (LVCMOS)
-40°C to 85°C ambient operating temperature
Package: 72QFN, lead-free RoHs (6)
Typical Applications
OTN or SONET / SDH equipment Line cards (up to OC-192, and
supporting FEC ratios)
OTN de-mapping (Gapped Clock and DCO mode)
Gigabit and Terabit IP switches / routers including support of
Synchronous Ethernet
©2018 Integrated Device Technology, Inc.
1
February 2, 2018
Please recommend a DSP development board for TMS320C6713
Hello everyone: I have never learned DSP, but I have the basics of single-chip microcomputer and ARM. Now my tutor has a project that uses TMS320C6713 DSP. I need to find a simple development board to...
xiahouzuoxin DSP and ARM Processors
FPGA interface learning
I want to learn about FPGA interfaces recently, starting with RS232, then SPI, IIC, USB, etc. I want to ask you, is there any official reference material to provide reference? After all, I write it my...
luooove FPGA/CPLD
ADI Algorithm Library, "Warning" Solution
[size=3] [/size] [align=left][size=3][color=#3d3d3d][font="]When you compile with the second core of BF609, the compiler pops up a warning as follows. How would you deal with it? Today we will share t...
杜拉是只狗 Power technology
Several filtering methods for single chip microcomputer to resist interference by software
1. Limiting filter method (also known as program judgment filter method)A. Method:Based on experience, determine the maximum deviation value allowed for two samples (set to A).Each time a new value is...
fish001 Microcontroller MCU
Explanation and correction of MSP430 MCU __delay_cycles precise delay
Let's discuss the issue of using __delay_cycles delay for MSP430 microcontrollers.IAR for MSP430 compiler provides a compiler-inlined precise delay function (not a realfunction) to provide users with ...
Aguilera Microcontroller MCU
Weekly highlights: 2018.8.27-9.2
[size=4]Hi, good morning everyone~~ It's time to review our highlights of the week again~ In the past week, our forum has undergone many changes~[/size][size=4](Secretly captured a picture of last wee...
okhxyyo Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1989  1797  1547  1066  1215  41  37  32  22  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号