EEWORLDEEWORLDEEWORLD

Part Number

Search

MT46V64M8P-5B L IT:J

Description
IC ddr sdram 512mbit 5ns 66tsop
Categorystorage   
File Size2MB,93 Pages
ManufacturerMicron
Websitehttp://www.micron.com/
Environmental Compliance  
Download Datasheet View All

MT46V64M8P-5B L IT:J Overview

IC ddr sdram 512mbit 5ns 66tsop

512Mb: x4, x8, x16 DDR SDRAM
Features
Double Data Rate (DDR) SDRAM
MT46V128M4 – 32 Meg x 4 x 4 banks
MT46V64M8 – 16 Meg x 8 x 4 banks
MT46V32M16 – 8 Meg x 16 x 4 banks
Features
• V
DD
= 2.5V ±0.2V, V
DDQ
= 2.5V ±0.2V
V
DD
= 2.6V ±0.1V, V
DDQ
= 2.6V ±0.1V (DDR400)
1
• Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture (x16 has two – one per byte)
• Internal, pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data
(x16 has two – one per byte)
• Programmable burst lengths: 2, 4, or 8
• Auto refresh
64ms, 8192-cycle
• Longer-lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2 compatible)
• Concurrent auto precharge option is supported
t
RAS lockout supported (
t
RAP =
t
RCD)
Options
• Configuration
128 Meg x 4 (32 Meg x 4 x 4 banks)
64 Meg x 8 (16 Meg x 8 x 4 banks)
32 Meg x 16 (8 Meg x 16 x 4 banks)
• Plastic package
66-pin TSOP
66-pin TSOP (Pb-free)
60-ball FBGA (10mm x 12.5mm)
60-ball FBGA (10mm x 12.5mm) (Pb-free)
60-ball FBGA (8mm x 12.5mm)
60-ball FBGA (8mm x 12.5mm) (Pb-free)
• Timing – cycle time
5ns @ CL = 3 (DDR400)
6ns @ CL = 2.5 (DDR333) (FBGA only)
6ns @ CL = 2.5 (DDR333) (TSOP only)
• Self refresh
Standard
Low-power self refresh
• Temperature rating
Commercial (0°C to +70°C)
Industrial (–40°C to +85°C)
• Revision
x4, x8, x16
x4, x8, x16
Marking
128M4
64M8
32M16
TG
P
FN
2
BN
2
CV
3
CY
3
-5B
-6
2
-6T
2
None
L
None
IT
:F
:J
Notes: 1. DDR400 devices operating at < DDR333
conditions can use V
DD
/V
DDQ
= 2.5V +0.2V.
2. Available only on Revision F.
3. Available only on Revision J.
Table 1:
Key Timing Parameters
CL = CAS (READ) latency; data-out window is MIN clock rate with 50% duty cycle at CL = 2, CL = 2.5, or CL = 3
Speed
Grade
-5B
-6
6T
-75E/-75Z
-75
Clock Rate (MHz)
CL = 2
133
133
133
133
100
CL = 2.5
167
167
167
133
133
CL = 3
200
n/a
n/a
n/a
n/a
Data-Out
Window
1.6ns
2.1ns
2.0ns
2.5ns
2.5ns
Access
Window
±0.70ns
±0.70ns
±0.70ns
±0.75ns
±0.75ns
DQS–DQ
Skew
0.40ns
0.40ns
0.45ns
0.50ns
0.50ns
PDF: 09005aef80a1d9d4/Source: 09005aef82a95a3a
512Mb_DDR_x4x8x16_D1.fm - 512Mb DDR: Rev. Q; Core DDR Rev. E 7/11 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000 Micron Technology, Inc. All rights reserved.
[MPS Mall Big Offer Experience Season] Unboxing Report: EVM54304-MN-01A and EVCS180X-SY-00A
This time, taking advantage of the event, I selected two MPS power boards according to actual needs, which are:EVM54304-MN-01A: MPM54304 is a quad output power module with integrated I2C interface, 4V...
HonestQiao Power technology
[Weixue RP2040 dual-core development board] Official routine running problems and solutions
[i=s]This post was last edited by jinyi7016 on 2022-11-25 14:04[/i]1. Cause After setting up the development environment on Ubuntu, I compiled the official routines. However, the hardware of the devel...
jinyi7016 Mobile and portable
[MPS Mall Big Offer Experience Season] Unboxing
I placed the order on Monday and received it today, Friday. The MPS delivery speed is quite fast.The packaging is very solid, with a large box outside and a small box inside for each item.This is a DC...
sumoon_yao Power technology
On the issue of common ground interference
The following figure is: a high-voltage pulse discharge system. The green part and the yellow part (external control) are grounded. The function of the green part (discharge) is to generate a -400V vo...
bigbat Motor Drive Control(Motor Control)
Understanding of CMOS Bidirectional Analog Switches
Question: Inside the CMOS transmission gate is a P-channel MOS and an N-channel MOS connected. When C is high, the N-tube at the bottom is turned on. When C is low, the PMOS tube at the top is low, so...
zzjzzjzzj Analog electronics
RT1052 (4) RT-Thread Porting
Figure 1: Add group in the project named rt threadFigure 2: Create a new rt-thread folder in the project's librariesFigure 4: Files in the rt-thread folderFigure 5: Adding header file path$PROJ_DIR$\....
xutong NXP MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 826  1045  29  1305  584  17  22  1  27  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号